# **Summary**

Atmel's SAM4L series is a member of a family of Flash microcontrollers based on the high performance 32-bit ARM Cortex-M4 RISC processor running at frequencies up to 48MHz.

The SAM4L series embeds state-of-the-art picoPower technology for ultra-low power consumption. Combined power control techniques are used to bring active current consumption down to  $90\mu\text{A/MHz}$ . The device allows a wide range of options between functionality and power consumption, giving the user the ability to reach the lowest possible power consumption with the feature set required for the application. The WAIT and RETENTION modes provide full logic and RAM retention, associated with fast wake-up capability (<1.5 $\mu$ s) and a very low consumption of, respectively, 3  $\mu$ A and 1.5  $\mu$ A. In addition, WAIT mode supports SleepWalking features. In BACKUP mode, CPU, peripherals and RAM are powered off and, while consuming less than 0.5 $\mu$ A with external interrupt wake-up supported.

The SAM4L series offers a wide range of peripherals such as segment LCD controller, embedded hardware capacitive touch (QTouch), USB device & embedded host, 128-bit AES and audio interfaces in addition to high speed serial peripherals such as USART, SPI and I<sup>2</sup>C. Additionally the Peripheral Event System and SleepWalking allows the peripherals to communicate directly with each other and make intelligent decisions and decide to wake-up the system on a qualified events on a peripheral level; such as I<sup>2</sup>C address match or and ADC threshold.

## **Features**

- Core
  - ARM<sup>®</sup> Cortex<sup>™</sup>-M4 running at up to 48MHz
  - Memory Protection Unit (MPU)
  - Thumb<sup>®</sup>-2 instruction set
- picoPower<sup>®</sup> Technology for Ultra-low Power Consumption
  - Active mode downto 90µA/MHz with configurable voltage scaling
  - High performance and efficiency: 28 coremark/mA
  - Wait mode downto 3µA with fast wake-up time (<1.5µs) supporting SleepWalking
  - Full RAM and Logic Retention mode downto 1.5μA with fast wake-up time (<1.5μs)</li>
  - Ultra low power Backup mode with/without RTC downto 0.9/0.5µA
- Memories
  - From 128 to 256 Kbytes embedded Flash, 64-bit wide access,
    - 0 wait-state capability up to 24MHz
  - up to 32Kbytes embedded SRAM
- System Functions
  - Embedded voltage linear and switching regulator for single supply operation
  - Two Power-on-Reset and Two Brown-out Detectors (BOD)
  - Quartz or ceramic resonator oscillators: 0.6 to 30MHz main power with Failure
     Detection and low power 32.768 kHz for RTC or device clock
  - High precision 4/8/12MHz factory trimmed internal RC oscillator
  - Slow Clock Internal RC oscillator as permanent low-power mode device clock
  - High speed 80MHz internal RC oscillator
  - Low power 32kHz internal RC oscillator
  - PLL up to 240MHz for device clock and for USB



# ATSAM ARM-based Flash MCU

# **SAM4L Series**

# Summary

42023DS-03/2013



- Digital Frequency Locked Loop (DFLL) with wide input range
- Up to 16 peripheral DMA (PDCA) channels

#### Peripherals

- USB 2.0 Device and Embedded Host: 12 Mbps, up to 8 bidirectional Endpoints and Multi-packet Ping-pong Mode. On-Chip Transceiver
- Liquid Crystal Display (LCD) Module with Capacity up to 40 Segments and up to 4 Common Terminals
- One USART with ISO7816, IrDA®, RS-485, SPI, Manchester and LIN Mode
- Three USART with SPI Mode
- One PicoUART for extended UART wake-up capabilities in all sleep modes
- Windowed Watchdog Timer (WDT)
- Asynchronous Timer (AST) with Real-time Clock Capability, Counter or Calendar Mode Supported
- Frequency Meter (FREQM) for Accurate Measuring of Clock Frequency
- Six 16-bit Timer/Counter (TC) Channels with capture, waveform, compare and PWM mode
- One Master/Slave Serial Peripheral Interface (SPI) with Chip Select Signals
- Four Master and Two Slave Two-wire Interfaces (TWI), up to 3.4Mbit/s I<sup>2</sup>C-compatible
- One Advanced Encryption System (AES) with 128-bit key length
- One 16-channel ADC 300Ksps (ADC) with up to 12 Bits Resolution
- One DAC 500Ksps (DACC) with up to 10 Bits Resolution
- Four Analog Comparators (ACIFC) with Optional Window Detection
- Capacitive Touch Module (CATB) supporting up to 32 buttons
- Audio Bitstream DAC (ABDACB) Suitable for Stereo Audio
- Inter-IC Sound (IISC) Controller, Compliant with Inter-IC Sound (I2S) Specification
- Peripheral Event System for Direct Peripheral to Peripheral Communication
- 32-bit Cyclic Redundancy Check Calculation Unit (CRCCU)
- Random generator (TRNG)
- Parallel Capture Module (PARC)
- Glue Logic Controller (GLOC)

#### I/O

- Up to 75 I/O lines with external interrupt capability (edge or level sensitivity), debouncing, glitch filtering and slew-rate control
- Up to Six High-drive I/O Pins
- Single 1.68-3.6V Power Supply
- Packages
  - 100-lead LQFP, 14 x 14 mm, pitch 0.5 mm/100-ball VFBGA, 7x7 mm, pitch 0.65 mm
  - 64-lead LQFP, 10 x 10 mm, pitch 0.5 mm/64-pad QFN 9x9 mm, pitch 0.5 mm
  - 48-lead LQFP, 7 x 7 mm, pitch 0.5 mm/48-pad QFN 7x7 mm, pitch 0.5 mm

# 1. Description

Atmel's SAM4L series is a member of a family of Flash microcontrollers based on the high performance 32-bit ARM Cortex-M4 RISC processor running at frequencies up to 48MHz.

The processor implements a Memory Protection Unit (MPU) and a fast and flexible interrupt controller for supporting modern and real-time operating systems.

The ATSAM4L4/L2 embeds state-of-the-art picoPower technology for ultra-low power consumption. Combined power control techniques are used to bring active current consumption down to  $90\,\mu\text{A/MHz}$ . The device allows a wide range of options between functionality and power consumption, giving the user the ability to reach the lowest possible power consumption with the feature set required for the application. On-chip regulator improves power efficiency when used in swichting mode with an external inductor or can be used in linear mode if application is noise sensitive.

The ATSAM4L4/L2 supports 4 power saving strategies. The SLEEP mode put the CPU in idle mode and offers different sub-modes which automatically switch off/on bus clocks, PLL, oscillators. The WAIT and RETENTION modes provide full logic and RAM retention, associated with fast wake-up capability (<1.5 $\mu$ s) and a very low consumption of, respectively, 3  $\mu$ A and 1.5  $\mu$ A. In addition, WAIT mode supports SleepWalking features. In BACKUP mode, CPU, peripherals and RAM are powered off and, while consuming less than 0.5 $\mu$ A, the device is able to wake-up from external interrupts.

The ATSAM4L4/L2 incorporates on-chip Flash tightly coupled to a low power cache (LPCACHE) for active consumption optimization and SRAM memories for fast access.

The LCD controller is intended for monochrome passive liquid crystal display (LCD) with up to 4 Common terminals and up to 40 Segments terminals. Dedicated Low Power Waveform, Contrast Control, Extended Interrupt Mode, Selectable Frame Frequency and Blink functionality are supported to offload the CPU, reduce interrupts and reduce power consumption. The LCD includes integrated LCD buffers, an integrated power supply voltage and an innovative SWAP mode. Using SWAP mode, the hardware designers have more flexibility during board layout as they can rearrange the pin sequence on Segment and/or Common Terminal Buses.

The low-power and high performance capacitive touch module (CATB) is introduced to meet the demand for a low power capacitive touch solution that could be used to handle buttons, sliders and wheels. The CATB provides excellent signal performance, as well as autonomous touch and proximity detection for up to 32 sensors. This solution includes an advanced sequencer in addition to an hardware filtering unit.

The Advanced Encryption Standard module (AESA) is compliant with the FIPS (Federal Information Processing Standard) Publication 197, Advanced Encryption Standard (AES), which specifies a symmetric block cipher that is used to encrypt and decrypt electronic data. Encryption is the transformation of a usable message, called the plaintext, into an unreadable form, called the ciphertext. On the other hand, decryption is the transformation that recovers the plaintext from the ciphertext. AESA supports 128 bits cryptographic key sizes.

The Peripheral Direct Memory Access (DMA) controller enables data transfers between peripherals and memories without processor involvement. The Peripheral DMA controller drastically reduces processing overhead when transferring continuous and large data streams.

The Peripheral Event System (PES) allows peripherals to receive, react to, and send peripheral events without CPU intervention. Asynchronous interrupts allow advanced peripheral operation in low power modes.

The Power Manager (PM) improves design flexibility and security. The Power Manager supports SleepWalking functionality, by which a module can be selectively activated based on peripheral events, even in sleep modes where the module clock is stopped. Power monitoring is supported by on-chip Power-on Reset (POR18, POR33), Brown-out Detectors (BOD18, BOD33). The device features several oscillators, such as Phase Locked Loop (PLL), Digital Frequency Locked Loop (DFLL), Oscillator 0 (OSC0), Internal RC 4,8,12MHz oscillator (RCFAST), system RC oscillator (RCSYS), Internal RC 80MHz, Internal 32kHz RC and 32kHz Crystal Oscillator. Either of these oscillators can be used as source for the system clock. The DFLL is a programmable internal oscillator from 40 to 150MHz. It can be tuned to a high accuracy if an accurate reference clock is running, e.g. the 32kHz crystal oscillator.

The Watchdog Timer (WDT) will reset the device unless it is periodically serviced by the software. This allows the device to recover from a condition that has caused the system to be unstable.

The Asynchronous Timer (AST) combined with the 32kHz crystal oscillator supports powerful real-time clock capabilities, with a maximum timeout of up to 136 years. The AST can operate in counter or calendar mode.

The Frequency Meter (FREQM) allows accurate measuring of a clock frequency by comparing it to a known reference clock.

The Full-speed USB 2.0 device and embedded host interface (USBC) supports several USB classes at the same time utilizing the rich end-point configuration.

The device includes six identical 16-bit Timer/Counter (TC) channels. Each channel can be independently programmed to perform frequency measurement, event counting, interval measurement, pulse generation, delay timing, and pulse width modulation.

The ATSAM4L4/L2 also features many communication interfaces, like USART, SPI, or TWI, for communication intensive applications. The USART supports different communication modes, like SPI Mode and LIN Mode.

A general purpose 16-channel ADC is provided, as well as four analog comparators (ACIFC). The ADC can operate in 12-bit mode at full speed. The analog comparators can be paired to detect when the sensing voltage is within or outside the defined reference window.

Atmel offers the QTouch Library for embedding capacitive touch buttons, sliders, and wheels functionality. The patented charge-transfer signal acquisition offers robust sensing and includes fully debounced reporting of touch keys as well as Adjacent Key Suppression® (AKS®) technology for unambiguous detection of key events. The easy-to-use QTouch Suite toolchain allows you to explore, develop, and debug your own touch applications.

The Audio Bitstream DAC (ABDACB) converts a 16-bit sample value to a digital bitstream with an average value proportional to the sample value. Two channels are supported, making the ABDAC particularly suitable for stereo audio.

The Inter-IC Sound Controller (IISC) provides a 5-bit wide, bidirectional, synchronous, digital audio link with external audio devices. The controller is compliant with the Inter-IC Sound (I2S) bus specification.

# 2. Overview

# 2.1 Block Diagram

Figure 2-1. Block Diagram



# 2.2 Configuration Summary

 Table 2-1.
 Sub Series Summary

| Feature     | ATSAM4LC      | ATSAM4LS    |
|-------------|---------------|-------------|
| SEGMENT LCD | Yes           | No          |
| AESA        | Yes           | No          |
| USB         | Device + Host | Device Only |

 Table 2-2.
 Configuration Summary

| Feature                 | ATSAM4LxxC/         | ATSAM4LxxB          | ATSAM4LxxA                   |  |  |  |  |
|-------------------------|---------------------|---------------------|------------------------------|--|--|--|--|
| Number of Pins          | 100                 | 64                  | 48                           |  |  |  |  |
| Max Frequency           |                     | 48MHz               | •                            |  |  |  |  |
| Flash                   |                     | 256/128KB           |                              |  |  |  |  |
| SRAM                    |                     | 32KB                |                              |  |  |  |  |
| SEGMENT LCD             | 4x40 <sup>(1)</sup> | 4x23 <sup>(1)</sup> | 4x13 <sup>(1)</sup>          |  |  |  |  |
| GPIO                    | 75 <sup>(1)</sup>   | 43 <sup>(1)</sup>   | 27 <sup>(1)</sup>            |  |  |  |  |
| High-drive pins         | 6                   | 3                   | 1                            |  |  |  |  |
| External Interrupts     |                     | 8 + 1 NMI           |                              |  |  |  |  |
| TWI                     | 2 Masters + 2 M     | Masters/Slaves      | 1 Master + 1<br>Master/Slave |  |  |  |  |
| USART                   | 4                   |                     | 3                            |  |  |  |  |
| PICOUART                |                     | 1                   |                              |  |  |  |  |
| Peripheral DMA Channels |                     | 16                  |                              |  |  |  |  |
| AESA                    |                     | 1                   |                              |  |  |  |  |
| Peripheral Event System |                     | 1                   |                              |  |  |  |  |
| SPI                     |                     | 1                   |                              |  |  |  |  |
| Asynchronous Timers     |                     | 1                   |                              |  |  |  |  |
| Timer/Counter Channels  | 6                   |                     | 3                            |  |  |  |  |
| Parallel Capture Inputs |                     | 8                   |                              |  |  |  |  |
| Frequency Meter         | 1                   |                     |                              |  |  |  |  |
| Watchdog Timer          | 1                   |                     |                              |  |  |  |  |
| Power Manager           |                     | 1                   |                              |  |  |  |  |
| Glue Logic LUT          | 2 1                 |                     |                              |  |  |  |  |

6

 Table 2-2.
 Configuration Summary

| Feature             | ATSAM4LxxC/    | ATSAM4LxxB             | ATSAM4LxxA    |
|---------------------|----------------|------------------------|---------------|
|                     | Digital Freque | ncy Locked Loop 20-1   | 150MHz (DFLL) |
|                     | Phase L        | ocked Loop 48-240N     | IHz (PLL)     |
|                     | Crystal        | Oscillator 0.6-30MHz   | (OSCO)        |
| Oscillators         | Crysta         | ll Oscillator 32kHz (O | SC32K)        |
| Oscillators         | RC (           | Oscillator 80MHz (RC   | (M08          |
|                     | RC Os          | cillator 4,8,12MHz (R  | CFAST)        |
|                     | RC (           | Oscillator 115kHz (RC  | CSYS)         |
|                     | RC             | Oscillator 32 kHz (RC  | 32K)          |
| ADC                 | 15-channel     | 7-channel              | 3-channel     |
| DAC                 |                | 1-channel              |               |
| Analog Comparators  | 4              | 2                      | 1             |
| CATB Sensors        | 32             | 32                     | 26            |
| USB                 |                | 1                      |               |
| Audio Bitstream DAC |                | 1                      |               |
| IIS Controller      |                | 1                      |               |
| Packages            | TQFP/VFBGA     | TQFP/QFN               | TQFP/QFN      |

Notes: 1. For ATSAM4LS sub serie, no LCD SEGMENT pins are available and 5 additionnal GPIO pins are available.

# 3. Package and Pinout

# 3.1 Package

The device pins are multiplexed with peripheral functions as described in Section 3.2 "Peripheral Multiplexing on I/O lines" on page 16.

### 3.1.1 ATSAM4LCx Pinout

Figure 3-1. ATSAM4LC TQFP100 Pinout



Figure 3-2. ATSAM4LC VFBGA100 Pinout

|   | 1           | 2           | 3     | 4     | 5       | 6           | 7    | 8     | 9    | 10    |
|---|-------------|-------------|-------|-------|---------|-------------|------|-------|------|-------|
| Α | PA05        | PA04        | GND   | VDDIN | VDDOUT  | VDD<br>CORE | PA02 | VDDIO | GND  | PC00  |
| В | PB05        | XIN32       | PA03  | TCK   | RESET_N | PC06        | PC03 | PA01  | PA00 | GND   |
| С | PB04        | XOUT32      | PA06  | PB03  | PC04    | PC05        | PC02 | PC01  | PA26 | VDDIO |
| D | AD<br>VREFN | GNDANA      | PA07  | PC10  | PB01    | PA23        | PB14 | PB15  | PA25 | PA24  |
| Е | VDDANA      | AD<br>VREFP | PC08  | PC11  | PB02    | VDDIO       | PB12 | PB13  | PA21 | PA22  |
| F | PC09        | PC07        | PC12  | PC13  | PA09    | PC27        | PC29 | PC30  | PC31 | VDDIO |
| G | PC14        | PA08        | PB06  | PC19  | PA15    | PB08        | PB09 | PB10  | PC26 | PC28  |
| Н | PB07        | PA10        | PA11  | PC17  | PA13    | PA17        | PC20 | PC23  | PC25 | PA20  |
| J | CAPL        | PA12        | PB00  | BIASL | PC15    | PC16        | PA16 | PC22  | PC24 | PA19  |
| K | CAPH        | VLCD        | BIASH | GND   | VLCDIN  | PC18        | PA14 | PC21  | PB11 | PA18  |



Figure 3-3. ATSAM4LC TQFP64/QFN64 Pinout



Figure 3-4. ATSAM4LC TQFP48/QFN48 Pinout

### 3.1.2 ATSAM4LSx Pinout

Figure 3-5. ATSAM4LS TQFP100 Pinout



Figure 3-6. ATSAM4LS VFBGA100 Pinout

|   | 1           | 2           | 3    | 4     | 5       | 6           | 7    | 8     | 9    | 10    |
|---|-------------|-------------|------|-------|---------|-------------|------|-------|------|-------|
| Α | PA05        | PA04        | GND  | VDDIN | VDDOUT  | VDD<br>CORE | PA02 | VDDIO | GND  | PC00  |
| В | PB05        | XIN32       | PA03 | TCK   | RESET_N | PC06        | PC03 | PA01  | PA00 | GND   |
| С | PB04        | XOUT32      | PA06 | PB03  | PC04    | PC05        | PC02 | PC01  | PA26 | VDDIO |
| D | AD<br>VREFN | GNDANA      | PA07 | PC10  | PB01    | PA23        | PB14 | PB15  | PA25 | PA24  |
| Ε | VDDANA)     | AD<br>VREFP | PC08 | PC11  | PB02    | VDDIO       | PB12 | PB13  | PA21 | PA22  |
| F | PC09        | PC07        | PC12 | PC13  | PA09    | PC27        | PC29 | PC30  | PC31 | VDDIO |
| G | PC14        | PA08        | PB06 | PC19  | PA15    | PB08        | PB09 | PB10  | PC26 | PC28  |
| Н | PB07        | PA10        | PA11 | PC17  | PA13    | PA17        | PC20 | PC23  | PC25 | PA20  |
| J | PA28        | PA12        | PB00 | VDDIO | PC15    | PC16        | PA16 | PC22  | PC24 | PA19  |
| K | PA27        | PA29        | GND  | PA30  | PA31    | PC18        | PA14 | PC21  | PB11 | PA18  |



Figure 3-7. ATSAM4LS TQFP64/QFN64 Pinout



Figure 3-8. ATSAM4LS TQFP48/QFN48 Pinout

See Section 3.3 "Signals Description" on page 25 for a description of the various peripheral signals.

Refer to "Electrical Characteristics" on page 92 for a description of the electrical properties of the pin types used.

# 3.2 Peripheral Multiplexing on I/O lines

### 3.2.1 Multiplexed Signals

Each GPIO line can be assigned to one of the peripheral functions. The following tables (Section 3-1 "100-pin GPIO Controller Function Multiplexing" on page 16 to Section 3-3 "48-pin GPIO Controller Function Multiplexing" on page 22) describes the peripheral signals multiplexed to the GPIO lines.

Peripheral functions that are not relevant in some parts of the family are grey-shaded.

For description of differents Supply voltage source, refer to the Section 6. "Power and Startup Considerations" on page 39.

**Table 3-1.** 100-pin GPIO Controller Function Multiplexing (Sheet 1 of 4)

|     | ATSAM4LC |     | ATSAM4LS | Pin  | GPIO | Supply |               |               | G                | PIO Function    | ns                |                |                 |
|-----|----------|-----|----------|------|------|--------|---------------|---------------|------------------|-----------------|-------------------|----------------|-----------------|
| QFN | VFBGA    | QFN | VFBGA    |      |      |        | Α             | В             | С                | D               | E                 | F              | G               |
| 5   | В9       | 5   | В9       | PA00 | 0    | VDDIO  |               |               |                  |                 |                   |                |                 |
| 6   | B8       | 6   | B8       | PA01 | 1    | VDDIO  |               |               |                  |                 |                   |                |                 |
| 12  | A7       | 12  | A7       | PA02 | 2    | VDDIN  | SCIF<br>GCLK0 | SPI<br>NPCS0  |                  |                 |                   |                | CATB<br>DIS     |
| 19  | В3       | 19  | В3       | PA03 | 3    | VDDIN  |               | SPI<br>MISO   |                  |                 |                   |                |                 |
| 24  | A2       | 24  | A2       | PA04 | 4    | VDDANA | ADCIFE<br>AD0 | USART0<br>CLK | EIC<br>EXTINT2   | GLOC<br>IN1     |                   |                | CATB<br>SENSE0  |
| 25  | A1       | 25  | A1       | PA05 | 5    | VDDANA | ADCIFE<br>AD1 | USART0<br>RXD | EIC<br>EXTINT3   | GLOC<br>IN2     | ADCIFE<br>TRIGGER |                | CATB<br>SENSE1  |
| 30  | С3       | 30  | СЗ       | PA06 | 6    | VDDANA | DACC<br>VOUT  | USART0<br>RTS | EIC<br>EXTINT1   | GLOC<br>IN0     | ACIFC<br>ACAN0    |                | CATB<br>SENSE2  |
| 31  | D3       | 31  | D3       | PA07 | 7    | VDDANA | ADCIFE<br>AD2 | USART0<br>TXD | EIC<br>EXTINT4   | GLOC<br>IN3     | ACIFC<br>ACAP0    |                | CATB<br>SENSE3  |
| 44  | G2       | 44  | G2       | PA08 | 8    | LCDA   | USART0<br>RTS | TC0<br>A0     | PEVC<br>PAD EVT0 | GLOC<br>OUT0    |                   | LCDCA<br>SEG23 | CATB<br>SENSE4  |
| 47  | F5       | 47  | F5       | PA09 | 9    | LCDA   | USART0<br>CTS | TC0<br>B0     | PEVC<br>PAD EVT1 | PARC<br>PCDATA0 |                   | LCDCA<br>COM3  | CATB<br>SENSE5  |
| 48  | H2       | 48  | H2       | PA10 | 10   | LCDA   | USART0<br>CLK | TC0<br>A1     | PEVC<br>PAD EVT2 | PARC<br>PCDATA1 |                   | LCDCA<br>COM2  | CATB<br>SENSE6  |
| 49  | Н3       | 49  | Н3       | PA11 | 11   | LCDA   | USART0<br>RXD | TC0<br>B1     | PEVC<br>PAD EVT3 | PARC<br>PCDATA2 |                   | LCDCA<br>COM1  | CATB<br>SENSE7  |
| 50  | J2       | 50  | J2       | PA12 | 12   | LCDA   | USART0<br>TXD | TC0<br>A2     |                  | PARC<br>PCDATA3 |                   | LCDCA<br>COM0  | CATB<br>DIS     |
| 63  | Н5       | 63  | Н5       | PA13 | 13   | LCDA   | USART1<br>RTS | TC0<br>B2     | SPI<br>NPCS1     | PARC<br>PCDATA4 |                   | LCDCA<br>SEG5  | CATB<br>SENSE8  |
| 64  | K7       | 64  | K7       | PA14 | 14   | LCDA   | USART1<br>CLK | TC0<br>CLK0   | SPI<br>NPCS2     | PARC<br>PCDATA5 |                   | LCDCA<br>SEG6  | CATB<br>SENSE9  |
| 65  | G5       | 65  | G5       | PA15 | 15   | LCDA   | USART1<br>RXD | TC0<br>CLK1   | SPI<br>NPCS3     | PARC<br>PCDATA6 |                   | LCDCA<br>SEG7  | CATB<br>SENSE10 |

 Table 3-1.
 100-pin GPIO Controller Function Multiplexing (Sheet 2 of 4)

|     | ATSAM4LC          |     | ATSAM4LS   | Pin  | GPIO | Supply |                | ing (Onlook     |                 | PIO Functio     | ns                |                |                 |
|-----|-------------------|-----|------------|------|------|--------|----------------|-----------------|-----------------|-----------------|-------------------|----------------|-----------------|
| QFN | <b>∢</b><br>VFBGA | QFN | VFBGA      |      |      | S      | Α              | В               | С               | D               | E                 | F              | G               |
| 66  | J7                | 66  | J7         | PA16 | 16   | LCDA   | USART1<br>TXD  | TC0<br>CLK2     | EIC<br>EXTINT1  | PARC<br>PCDATA7 | _                 | LCDCA<br>SEG8  | CATB<br>SENSE11 |
| 67  | Н6                | 67  | Н6         | PA17 | 17   | LCDA   | USART2<br>RTS  | ABDACB<br>DAC0  | EIC<br>EXTINT2  | PARC<br>PCCK    |                   | LCDCA<br>SEG9  | CATB<br>SENSE12 |
| 76  | K10               | 76  | K10        | PA18 | 18   | LCDA   | USART2<br>CLK  | ABDACB<br>DACN0 | EIC<br>EXTINT3  | PARC<br>PCEN1   |                   | LCDCA<br>SEG18 | CATB<br>SENSE13 |
| 77  | J10               | 77  | J10        | PA19 | 19   | LCDA   | USART2<br>RXD  | ABDACB<br>DAC1  | EIC<br>EXTINT4  | PARC<br>PCEN2   | SCIF<br>GCLK0     | LCDCA<br>SEG19 | CATB<br>SENSE14 |
| 78  | H10               | 78  | H10        | PA20 | 20   | LCDA   | USART2<br>TXD  | ABDACB<br>DACN1 | EIC<br>EXTINT5  | GLOC<br>IN0     | SCIF<br>GCLK1     | LCDCA<br>SEG20 | CATB<br>SENSE15 |
| 91  | E9                | 91  | E9         | PA21 | 21   | LCDC   | SPI<br>MISO    | USART1<br>CTS   | EIC<br>EXTINT6  | GLOC<br>IN1     | TWIM2<br>TWD      | LCDCA<br>SEG34 | CATB<br>SENSE16 |
| 92  | E10               | 92  | E10        | PA22 | 22   | LCDC   | SPI<br>MOSI    | USART2<br>CTS   | EIC<br>EXTINT7  | GLOC<br>IN2     | TWIM2<br>TWCK     | LCDCA<br>SEG35 | CATB<br>SENSE17 |
| 95  | D6                | 95  | D6         | PA23 | 23   | LCDC   | SPI<br>SCK     | TWIMS0<br>TWD   | EIC<br>EXTINT8  | GLOC<br>IN3     | SCIF<br>GCLK IN0  | LCDCA<br>SEG38 | CATB<br>DIS     |
| 96  | D10               | 96  | D10        | PA24 | 24   | LCDC   | SPI<br>NPCS0   | TWIMS0<br>TWCK  |                 | GLOC<br>OUT0    | SCIF<br>GCLK IN1  | LCDCA<br>SEG39 | CATB<br>SENSE18 |
| 98  | D9                | 98  | D9         | PA25 | 25   | VDDIO  | USBC<br>DM     | USART2<br>RXD   |                 |                 |                   |                | CATB<br>SENSE19 |
| 99  | <b>C</b> 9        | 99  | <b>C</b> 9 | PA26 | 26   | VDDIO  | USBC<br>DP     | USART2<br>TXD   |                 |                 |                   |                | CATB<br>SENSE20 |
|     |                   | 51  | K1         | PA27 | 27   | LCDA   | SPI<br>MISO    | IISC<br>ISCK    | ABDACB<br>DAC0  | GLOC<br>IN4     | USART3<br>RTS     |                | CATB<br>SENSE0  |
|     |                   | 52  | J1         | PA28 | 28   | LCDA   | SPI<br>MOSI    | IISC<br>ISDI    | ABDACB<br>DACN0 | GLOC<br>IN5     | USART3<br>CTS     |                | CATB<br>SENSE1  |
|     |                   | 53  | K2         | PA29 | 29   | LCDA   | SPI<br>SCK     | IISC<br>IWS     | ABDACB<br>DAC1  | GLOC<br>IN6     | USART3<br>CLK     |                | CATB<br>SENSE2  |
|     |                   | 56  | K4         | PA30 | 30   | LCDA   | SPI<br>NPCS0   | IISC<br>ISDO    | ABDACB<br>DACN1 | GLOC<br>IN7     | USART3<br>RXD     |                | CATB<br>SENSE3  |
|     |                   | 57  | K5         | PA31 | 31   | LCDA   | SPI<br>NPCS1   | IISC<br>IMCK    | ABDACB<br>CLK   | GLOC<br>OUT1    | USART3<br>TXD     |                | CATB<br>DIS     |
| 20  | J3                | 20  | J3         | PB00 | 32   | VDDIN  | TWIMS1<br>TWD  | USART0<br>RXD   |                 |                 |                   |                | CATB<br>SENSE21 |
| 21  | D5                | 21  | D5         | PB01 | 33   | VDDIN  | TWIMS1<br>TWCK | USART0<br>TXD   | EIC<br>EXTINTO  |                 |                   |                | CATB<br>SENSE22 |
| 22  | E5                | 22  | E5         | PB02 | 34   | VDDANA | ADCIFE<br>AD3  | USART1<br>RTS   | ABDACB<br>DAC0  | IISC<br>ISCK    | ACIFC<br>ACBN0    |                | CATB<br>SENSE23 |
| 23  | C4                | 23  | C4         | PB03 | 35   | VDDANA | ADCIFE<br>AD4  | USART1<br>CLK   | ABDACB<br>DACN0 | IISC<br>ISDI    | ACIFC<br>ACBP0    |                | CATB<br>DIS     |
| 28  | C1                | 28  | C1         | PB04 | 36   | VDDANA | ADCIFE<br>AD5  | USART1<br>RXD   | ABDACB<br>DAC1  | IISC<br>ISDO    | DACC<br>EXT TRIG0 |                | CATB<br>SENSE24 |
| 29  | B1                | 29  | B1         | PB05 | 37   | VDDANA | ADCIFE<br>AD6  | USART1<br>TXD   | ABDACB<br>DACN1 | IISC<br>IMCK    |                   |                | CATB<br>SENSE25 |
| 45  | G3                | 45  | G3         | PB06 | 38   | LCDA   | USART3<br>RTS  |                 | GLOC<br>IN4     | IISC<br>IWS     |                   | LCDCA<br>SEG22 | CATB<br>SENSE26 |
| 46  | H1                | 46  | H1         | PB07 | 39   | LCDA   | USART3<br>CTS  |                 | GLOC<br>IN5     | TC0<br>A0       |                   | LCDCA<br>SEG21 | CATB<br>SENSE27 |

 Table 3-1.
 100-pin GPIO Controller Function Multiplexing (Sheet 3 of 4)

|     | ن<br>ب     |     |            |      |      |        | •              | ing (Onoor       |                  |              |                  |                |                 |
|-----|------------|-----|------------|------|------|--------|----------------|------------------|------------------|--------------|------------------|----------------|-----------------|
|     | ATSAM4LC   |     | ATSAM4LS   | Pin  | GPIO | Supply |                |                  | GI               | PIO Functio  | ns               |                |                 |
| QFN | VFBGA      | QFN | VFBGA      |      |      |        | Α              | В                | С                | D            | E                | F              | G               |
| 72  | G6         | 72  | G6         | PB08 | 40   | LCDA   | USART3<br>CLK  |                  | GLOC<br>IN6      | TC0<br>B0    |                  | LCDCA<br>SEG14 | CATB<br>SENSE28 |
| 73  | G7         | 73  | G7         | PB09 | 41   | LCDA   | USART3<br>RXD  | PEVC<br>PAD EVT2 | GLOC<br>IN7      | TC0<br>A1    |                  | LCDCA<br>SEG15 | CATB<br>SENSE29 |
| 74  | G8         | 74  | G8         | PB10 | 42   | LCDA   | USART3<br>TXD  | PEVC<br>PAD EVT3 | GLOC<br>OUT1     | TC0<br>B1    | SCIF<br>GCLK0    | LCDCA<br>SEG16 | CATB<br>SENSE30 |
| 75  | K9         | 75  | К9         | PB11 | 43   | LCDA   | USART0<br>CTS  | SPI<br>NPCS2     |                  | TC0<br>A2    | SCIF<br>GCLK1    | LCDCA<br>SEG17 | CATB<br>SENSE31 |
| 89  | <b>E</b> 7 | 89  | E7         | PB12 | 44   | LCDC   | USART0<br>RTS  | SPI<br>NPCS3     | PEVC<br>PAD EVT0 | TC0<br>B2    | SCIF<br>GCLK2    | LCDCA<br>SEG32 | CATB<br>DIS     |
| 90  | E8         | 90  | E8         | PB13 | 45   | LCDC   | USART0<br>CLK  | SPI<br>NPCS1     | PEVC<br>PAD EVT1 | TC0<br>CLK0  | SCIF<br>GCLK3    | LCDCA<br>SEG33 | CATB<br>SENSE0  |
| 93  | D7         | 93  | D7         | PB14 | 46   | LCDC   | USART0<br>RXD  | SPI<br>MISO      | TWIM3<br>TWD     | TC0<br>CLK1  | SCIF<br>GCLK IN0 | LCDCA<br>SEG36 | CATB<br>SENSE1  |
| 94  | D8         | 94  | D8         | PB15 | 47   | LCDC   | USART0<br>TXD  | SPI<br>MOSI      | TWIM3<br>TWCK    | TC0<br>CLK2  | SCIF<br>GCLK IN1 | LCDCA<br>SEG37 | CATB<br>SENSE2  |
| 1   | A10        | 1   | A10        | PC00 | 64   | VDDIO  | SPI<br>NPCS2   | USART0<br>CLK    |                  | TC1<br>A0    |                  |                | CATB<br>SENSE3  |
| 2   | C8         | 2   | C8         | PC01 | 65   | VDDIO  | SPI<br>NPCS3   | USART0<br>RTS    |                  | TC1<br>B0    |                  |                | CATB<br>SENSE4  |
| 3   | <b>C</b> 7 | 3   | <b>C</b> 7 | PC02 | 66   | VDDIO  | SPI<br>NPCS1   | USART0<br>CTS    | USART0<br>RXD    | TC1<br>A1    |                  |                | CATB<br>SENSE5  |
| 4   | B7         | 4   | В7         | PC03 | 67   | VDDIO  | SPI<br>NPCS0   | EIC<br>EXTINT5   | USART0<br>TXD    | TC1<br>B1    |                  |                | CATB<br>SENSE6  |
| 9   | C5         | 9   | <b>C</b> 5 | PC04 | 68   | VDDIO  | SPI<br>MISO    | EIC<br>EXTINT6   |                  | TC1<br>A2    |                  |                | CATB<br>SENSE7  |
| 10  | C6         | 10  | C6         | PC05 | 69   | VDDIO  | SPI<br>MOSI    | EIC<br>EXTINT7   |                  | TC1<br>B2    |                  |                | CATB<br>DIS     |
| 11  | В6         | 11  | В6         | PC06 | 70   | VDDIO  | SPI<br>SCK     | EIC<br>EXTINT8   |                  | TC1<br>CLK0  |                  |                | CATB<br>SENSE8  |
| 36  | F2         | 36  | F2         | PC07 | 71   | VDDANA | ADCIFE<br>AD7  | USART2<br>RTS    | PEVC<br>PAD EVT0 | TC1<br>CLK1  |                  |                | CATB<br>SENSE9  |
| 37  | E3         | 37  | E3         | PC08 | 72   | VDDANA | ADCIFE<br>AD8  | USART2<br>CLK    | PEVC<br>PAD EVT1 | TC1<br>CLK2  | USART2<br>CTS    |                | CATB<br>SENSE10 |
| 38  | F1         | 38  | F1         | PC09 | 73   | VDDANA | ADCIFE<br>AD9  | USART3<br>RXD    | ABDACB<br>DAC0   | IISC<br>ISCK | ACIFC<br>ACAN1   |                | CATB<br>SENSE11 |
| 39  | D4         | 39  | D4         | PC10 | 74   | VDDANA | ADCIFE<br>AD10 | USART3<br>TXD    | ABDACB<br>DACN0  | IISC<br>ISDI | ACIFC<br>ACAP1   |                | CATB<br>SENSE12 |
| 40  | E4         | 40  | E4         | PC11 | 75   | VDDANA | ADCIFE<br>AD11 | USART2<br>RXD    | PEVC<br>PAD EVT2 |              |                  |                | CATB<br>SENSE13 |
| 41  | F3         | 41  | F3         | PC12 | 76   | VDDANA | ADCIFE<br>AD12 | USART2<br>TXD    | ABDACB<br>CLK    | IISC<br>IWS  |                  |                | CATB<br>SENSE14 |
| 42  | F4         | 42  | F4         | PC13 | 77   | VDDANA | ADCIFE<br>AD13 | USART3<br>RTS    | ABDACB<br>DAC1   | IISC<br>ISDO | ACIFC<br>ACBN1   |                | CATB<br>SENSE15 |
| 43  | G1         | 43  | G1         | PC14 | 78   | VDDANA | ADCIFE<br>AD14 | USART3<br>CLK    | ABDACB<br>DACN1  | IISC<br>IMCK | ACIFC<br>ACBP1   |                | CATB<br>DIS     |
| 58  | J5         | 58  | J5         | PC15 | 79   | LCDA   | TC1<br>A0      |                  |                  | GLOC<br>IN4  |                  | LCDCA<br>SEG0  | CATB<br>SENSE16 |

 Table 3-1.
 100-pin GPIO Controller Function Multiplexing (Sheet 4 of 4)

|     | ATSAM4LC |     | ATSAM4LS | Pin  | GPIO | Supply |               |                |                  |                 |                  |                |                 |
|-----|----------|-----|----------|------|------|--------|---------------|----------------|------------------|-----------------|------------------|----------------|-----------------|
| QFN | VFBGA    | QFN | VFBGA    |      |      |        | Α             | В              | С                | D               | E                | F              | G               |
| 59  | J6       | 59  | J6       | PC16 | 80   | LCDA   | TC1<br>B0     |                |                  | GLOC<br>IN5     |                  | LCDCA<br>SEG1  | CATB<br>SENSE17 |
| 60  | H4       | 60  | H4       | PC17 | 81   | LCDA   | TC1<br>A1     |                |                  | GLOC<br>IN6     |                  | LCDCA<br>SEG2  | CATB<br>SENSE18 |
| 61  | K6       | 61  | K6       | PC18 | 82   | LCDA   | TC1<br>B1     |                |                  | GLOC<br>IN7     |                  | LCDCA<br>SEG3  | CATB<br>SENSE19 |
| 62  | G4       | 62  | G4       | PC19 | 83   | LCDA   | TC1<br>A2     |                |                  | GLOC<br>OUT1    |                  | LCDCA<br>SEG4  | CATB<br>SENSE20 |
| 68  | H7       | 68  | H7       | PC20 | 84   | LCDA   | TC1<br>B2     |                |                  |                 |                  | LCDCA<br>SEG10 | CATB<br>SENSE21 |
| 69  | K8       | 69  | К8       | PC21 | 85   | LCDA   | TC1<br>CLK0   |                |                  | PARC<br>PCCK    |                  | LCDCA<br>SEG11 | CATB<br>SENSE22 |
| 70  | J8       | 70  | J8       | PC22 | 86   | LCDA   | TC1<br>CLK1   |                |                  | PARC<br>PCEN1   |                  | LCDCA<br>SEG12 | CATB<br>SENSE23 |
| 71  | Н8       | 71  | Н8       | PC23 | 87   | LCDA   | TC1<br>CLK2   |                |                  | PARC<br>PCEN2   |                  | LCDCA<br>SEG13 | CATB<br>DIS     |
| 79  | J9       | 79  | J9       | PC24 | 88   | LCDB   | USART1<br>RTS | EIC<br>EXTINT1 | PEVC<br>PAD EVT0 | PARC<br>PCDATA0 |                  | LCDCA<br>SEG24 | CATB<br>SENSE24 |
| 80  | Н9       | 80  | Н9       | PC25 | 89   | LCDB   | USART1<br>CLK | EIC<br>EXTINT2 | PEVC<br>PAD EVT1 | PARC<br>PCDATA1 |                  | LCDCA<br>SEG25 | CATB<br>SENSE25 |
| 81  | G9       | 81  | G9       | PC26 | 90   | LCDB   | USART1<br>RXD | EIC<br>EXTINT3 | PEVC<br>PAD EVT2 | PARC<br>PCDATA2 | SCIF<br>GCLK0    | LCDCA<br>SEG26 | CATB<br>SENSE26 |
| 82  | F6       | 82  | F6       | PC27 | 91   | LCDB   | USART1<br>TXD | EIC<br>EXTINT4 | PEVC<br>PAD EVT3 | PARC<br>PCDATA3 | SCIF<br>GCLK1    | LCDCA<br>SEG27 | CATB<br>SENSE27 |
| 83  | G10      | 83  | G10      | PC28 | 92   | LCDB   | USART3<br>RXD | SPI<br>MISO    | GLOC<br>IN4      | PARC<br>PCDATA4 | SCIF<br>GCLK2    | LCDCA<br>SEG28 | CATB<br>SENSE28 |
| 84  | F7       | 84  | F7       | PC29 | 93   | LCDB   | USART3<br>TXD | SPI<br>MOSI    | GLOC<br>IN5      | PARC<br>PCDATA5 | SCIF<br>GCLK3    | LCDCA<br>SEG29 | CATB<br>SENSE29 |
| 85  | F8       | 85  | F8       | PC30 | 94   | LCDB   | USART3<br>RTS | SPI<br>SCK     | GLOC<br>IN6      | PARC<br>PCDATA6 | SCIF<br>GCLK IN0 | LCDCA<br>SEG30 | CATB<br>SENSE30 |
| 86  | F9       | 86  | F9       | PC31 | 95   | LCDB   | USART3<br>CLK | SPI<br>NPCS0   | GLOC<br>OUT1     | PARC<br>PCDATA7 | SCIF<br>GCLK IN1 | LCDCA<br>SEG31 | CATB<br>SENSE31 |

**Table 3-2.** 64-pin GPIO Controller Function Multiplexing (Sheet 1 of 3)

| ATSAM4LC | ATSAM4LS | Pin  | GPIO | Supply |               |              | G | PIO Functio | ns |   |             |
|----------|----------|------|------|--------|---------------|--------------|---|-------------|----|---|-------------|
| QFP      | QFP      |      |      | S      |               |              |   |             |    |   |             |
| QFN      | QFN      |      |      |        | Α             | В            | С | D           | E  | F | G           |
| 1        | 1        | PA00 | 0    | VDDIO  |               |              |   |             |    |   |             |
| 2        | 2        | PA01 | 1    | VDDIO  |               |              |   |             |    |   |             |
| 3        | 3        | PA02 | 2    | VDDIN  | SCIF<br>GCLK0 | SPI<br>NPCS0 |   |             |    |   | CATB<br>DIS |
| 10       | 10       | PA03 | 3    | VDDIN  |               | SPI<br>MISO  |   |             |    |   |             |

 Table 3-2.
 64-pin GPIO Controller Function Multiplexing (Sheet 2 of 3)

| ATSAM4LC   | ATSAM4LS   | Pin  | GPIO | Supply |               | ·               | oxilig (one      |                 | 200               |                |                 |
|------------|------------|------|------|--------|---------------|-----------------|------------------|-----------------|-------------------|----------------|-----------------|
|            |            | 4    | 9    | Sup    |               |                 | G                | PIO Function    | ns                |                | I               |
| QFP<br>QFN | QFP<br>QFN |      |      |        | Α             | В               | С                | D               | E                 | F              | G               |
| 15         | 15         | PA04 | 4    | VDDANA | ADCIFE<br>AD0 | USART0<br>CLK   | EIC<br>EXTINT2   | GLOC<br>IN1     |                   |                | CATB<br>SENSE0  |
| 16         | 16         | PA05 | 5    | VDDANA | ADCIFE<br>AD1 | USART0<br>RXD   | EIC<br>EXTINT3   | GLOC<br>IN2     | ADCIFE<br>TRIGGER |                | CATB<br>SENSE1  |
| 21         | 21         | PA06 | 6    | VDDANA | DACC<br>VOUT  | USART0<br>RTS   | EIC<br>EXTINT1   | GLOC<br>IN0     | ACIFC<br>ACAN0    |                | CATB<br>SENSE2  |
| 22         | 22         | PA07 | 7    | VDDANA | ADCIFE<br>AD2 | USART0<br>TXD   | EIC<br>EXTINT4   | GLOC<br>IN3     | ACIFC<br>ACAP0    |                | CATB<br>SENSE3  |
| 26         | 26         | PA08 | 8    | LCDA   | USART0<br>RTS | TC0<br>A0       | PEVC<br>PAD EVT0 | GLOC<br>OUT0    |                   | LCDCA<br>SEG23 | CATB<br>SENSE4  |
| 29         | 29         | PA09 | 9    | LCDA   | USART0<br>CTS | TC0<br>B0       | PEVC<br>PAD EVT1 | PARC<br>PCDATA0 |                   | LCDCA<br>COM3  | CATB<br>SENSE5  |
| 30         | 30         | PA10 | 10   | LCDA   | USART0<br>CLK | TC0<br>A1       | PEVC<br>PAD EVT2 | PARC<br>PCDATA1 |                   | LCDCA<br>COM2  | CATB<br>SENSE6  |
| 31         | 31         | PA11 | 11   | LCDA   | USART0<br>RXD | TC0<br>B1       | PEVC<br>PAD EVT3 | PARC<br>PCDATA2 |                   | LCDCA<br>COM1  | CATB<br>SENSE7  |
| 32         | 32         | PA12 | 12   | LCDA   | USART0<br>TXD | TC0<br>A2       |                  | PARC<br>PCDATA3 |                   | LCDCA<br>COM0  | CATB<br>DIS     |
| 40         | 40         | PA13 | 13   | LCDA   | USART1<br>RTS | TC0<br>B2       | SPI<br>NPCS1     | PARC<br>PCDATA4 |                   | LCDCA<br>SEG5  | CATB<br>SENSE8  |
| 41         | 41         | PA14 | 14   | LCDA   | USART1<br>CLK | TC0<br>CLK0     | SPI<br>NPCS2     | PARC<br>PCDATA5 |                   | LCDCA<br>SEG6  | CATB<br>SENSE9  |
| 42         | 42         | PA15 | 15   | LCDA   | USART1<br>RXD | TC0<br>CLK1     | SPI<br>NPCS3     | PARC<br>PCDATA6 |                   | LCDCA<br>SEG7  | CATB<br>SENSE10 |
| 43         | 43         | PA16 | 16   | LCDA   | USART1<br>TXD | TC0<br>CLK2     | EIC<br>EXTINT1   | PARC<br>PCDATA7 |                   | LCDCA<br>SEG8  | CATB<br>SENSE11 |
| 44         | 44         | PA17 | 17   | LCDA   | USART2<br>RTS | ABDACB<br>DAC0  | EIC<br>EXTINT2   | PARC<br>PCCK    |                   | LCDCA<br>SEG9  | CATB<br>SENSE12 |
| 49         | 49         | PA18 | 18   | LCDA   | USART2<br>CLK | ABDACB<br>DACN0 | EIC<br>EXTINT3   | PARC<br>PCEN1   |                   | LCDCA<br>SEG18 | CATB<br>SENSE13 |
| 50         | 50         | PA19 | 19   | LCDA   | USART2<br>RXD | ABDACB<br>DAC1  | EIC<br>EXTINT4   | PARC<br>PCEN2   | SCIF<br>GCLK0     | LCDCA<br>SEG19 | CATB<br>SENSE14 |
| 51         | 51         | PA20 | 20   | LCDA   | USART2<br>TXD | ABDACB<br>DACN1 | EIC<br>EXTINT5   | GLOC<br>IN0     | SCIF<br>GCLK1     | LCDCA<br>SEG20 | CATB<br>SENSE15 |
| 55         | 55         | PA21 | 21   | LCDC   | SPI<br>MISO   | USART1<br>CTS   | EIC<br>EXTINT6   | GLOC<br>IN1     | TWIM2<br>TWD      | LCDCA<br>SEG34 | CATB<br>SENSE16 |
| 56         | 56         | PA22 | 22   | LCDC   | SPI<br>MOSI   | USART2<br>CTS   | EIC<br>EXTINT7   | GLOC<br>IN2     | TWIM2<br>TWCK     | LCDCA<br>SEG35 | CATB<br>SENSE17 |
| 59         | 59         | PA23 | 23   | LCDC   | SPI<br>SCK    | TWIMS0<br>TWD   | EIC<br>EXTINT8   | GLOC<br>IN3     | SCIF<br>GCLK IN0  | LCDCA<br>SEG38 | CATB<br>DIS     |
| 60         | 60         | PA24 | 24   | LCDC   | SPI<br>NPCS0  | TWIMS0<br>TWCK  |                  | GLOC<br>OUT0    | SCIF<br>GCLK IN1  | LCDCA<br>SEG39 | CATB<br>SENSE18 |
| 62         | 62         | PA25 | 25   | VDDIO  | USBC<br>DM    | USART2<br>RXD   |                  |                 |                   |                | CATB<br>SENSE19 |
| 63         | 63         | PA26 | 26   | VDDIO  | USBC<br>DP    | USART2<br>TXD   |                  |                 |                   |                | CATB<br>SENSE20 |

 Table 3-2.
 64-pin GPIO Controller Function Multiplexing (Sheet 3 of 3)

| ATSAM4LC | ATSAM4LS | Pin  | GPIO | Supply |                |                  |                  | PIO Functio  | ns                |                |                 |
|----------|----------|------|------|--------|----------------|------------------|------------------|--------------|-------------------|----------------|-----------------|
| QFP      | QFP      |      | U    | เร     |                |                  |                  |              |                   |                |                 |
| QFN      | QFN      |      |      |        | Α              | В                | С                | D            | E                 | F              | G               |
|          | 33       | PA27 | 27   | LCDA   | SPI<br>MISO    | IISC<br>ISCK     | ABDACB<br>DAC0   | GLOC<br>IN4  | USART3<br>RTS     |                | CATB<br>SENSE0  |
|          | 34       | PA28 | 28   | LCDA   | SPI<br>Mosi    | IISC<br>ISDI     | ABDACB<br>DACN0  | GLOC<br>IN5  | USART3<br>CTS     |                | CATB<br>SENSE1  |
|          | 35       | PA29 | 29   | LCDA   | SPI<br>SCK     | IISC<br>IWS      | ABDACB<br>DAC1   | GLOC<br>IN6  | USART3<br>CLK     |                | CATB<br>SENSE2  |
|          | 38       | PA30 | 30   | LCDA   | SPI<br>NPCS0   | IISC<br>ISDO     | ABDACB<br>DACN1  | GLOC<br>IN7  | USART3<br>RXD     |                | CATB<br>SENSE3  |
|          | 39       | PA31 | 31   | LCDA   | SPI<br>NPCS1   | IISC<br>IMCK     | ABDACB<br>CLK    | GLOC<br>OUT1 | USART3<br>TXD     |                | CATB<br>DIS     |
| 11       | 11       | PB00 | 32   | VDDIN  | TWIMS1<br>TWD  | USART0<br>RXD    |                  |              |                   |                | CATB<br>SENSE21 |
| 12       | 12       | PB01 | 33   | VDDIN  | TWIMS1<br>TWCK | USART0<br>TXD    | EIC<br>EXTINTO   |              |                   |                | CATB<br>SENSE22 |
| 13       | 13       | PB02 | 34   | VDDANA | ADCIFE<br>AD3  | USART1<br>RTS    | ABDACB<br>DAC0   | IISC<br>ISCK | ACIFC<br>ACBN0    |                | CATB<br>SENSE23 |
| 14       | 14       | PB03 | 35   | VDDANA | ADCIFE<br>AD4  | USART1<br>CLK    | ABDACB<br>DACN0  | IISC<br>ISDI | ACIFC<br>ACBP0    |                | CATB<br>DIS     |
| 19       | 19       | PB04 | 36   | VDDANA | ADCIFE<br>AD5  | USART1<br>RXD    | ABDACB<br>DAC1   | IISC<br>ISDO | DACC<br>EXT TRIG0 |                | CATB<br>SENSE24 |
| 20       | 20       | PB05 | 37   | VDDANA | ADCIFE<br>AD6  | USART1<br>TXD    | ABDACB<br>DACN1  | IISC<br>IMCK |                   |                | CATB<br>SENSE25 |
| 27       | 27       | PB06 | 38   | LCDA   | USART3<br>RTS  |                  | GLOC<br>IN4      | IISC<br>IWS  |                   | LCDCA<br>SEG22 | CATB<br>SENSE26 |
| 28       | 28       | PB07 | 39   | LCDA   | USART3<br>CTS  |                  | GLOC<br>IN5      | TC0<br>A0    |                   | LCDCA<br>SEG21 | CATB<br>SENSE27 |
| 45       | 45       | PB08 | 40   | LCDA   | USART3<br>CLK  |                  | GLOC<br>IN6      | TC0<br>B0    |                   | LCDCA<br>SEG14 | CATB<br>SENSE28 |
| 46       | 46       | PB09 | 41   | LCDA   | USART3<br>RXD  | PEVC<br>PAD EVT2 | GLOC<br>IN7      | TC0<br>A1    |                   | LCDCA<br>SEG15 | CATB<br>SENSE29 |
| 47       | 47       | PB10 | 42   | LCDA   | USART3<br>TXD  | PEVC<br>PAD EVT3 | GLOC<br>OUT1     | TC0<br>B1    | SCIF<br>GCLK0     | LCDCA<br>SEG16 | CATB<br>SENSE30 |
| 48       | 48       | PB11 | 43   | LCDA   | USART0<br>CTS  | SPI<br>NPCS2     |                  | TC0<br>A2    | SCIF<br>GCLK1     | LCDCA<br>SEG17 | CATB<br>SENSE31 |
| 53       | 53       | PB12 | 44   | LCDC   | USART0<br>RTS  | SPI<br>NPCS3     | PEVC<br>PAD EVT0 | TC0<br>B2    | SCIF<br>GCLK2     | LCDCA<br>SEG32 | CATB<br>DIS     |
| 54       | 54       | PB13 | 45   | LCDC   | USART0<br>CLK  | SPI<br>NPCS1     | PEVC<br>PAD EVT1 | TC0<br>CLK0  | SCIF<br>GCLK3     | LCDCA<br>SEG33 | CATB<br>SENSE0  |
| 57       | 57       | PB14 | 46   | LCDC   | USART0<br>RXD  | SPI<br>MISO      | TWIM3<br>TWD     | TC0<br>CLK1  | SCIF<br>GCLK IN0  | LCDCA<br>SEG36 | CATB<br>SENSE1  |
| 58       | 58       | PB15 | 47   | LCDC   | USART0<br>TXD  | SPI<br>MOSI      | TWIM3<br>TWCK    | TC0<br>CLK2  | SCIF<br>GCLK IN1  | LCDCA<br>SEG37 | CATB<br>SENSE2  |

 Table 3-3.
 48-pin GPIO Controller Function Multiplexing (Sheet 1 of 2)

| LC.      | lLS      |      |      | >      | GPIO Functions |                 |                  |                 |                   |                |                 |
|----------|----------|------|------|--------|----------------|-----------------|------------------|-----------------|-------------------|----------------|-----------------|
| ATSAM4LC | ATSAM4LS | Pin  | GPIO | Supply | A              | В               | С                | D               | E                 | F              | G               |
| 1        | 1        | PA00 | 0    | VDDIO  |                |                 |                  |                 |                   |                |                 |
| 2        | 2        | PA01 | 1    | VDDIO  |                |                 |                  |                 |                   |                |                 |
| 3        | 3        | PA02 | 2    | VDDIN  | SCIF<br>GCLK0  | SPI<br>NPCS0    |                  |                 |                   |                | CATB<br>DIS     |
| 10       | 10       | PA03 | 3    | VDDIN  |                | SPI<br>MISO     |                  |                 |                   |                |                 |
| 11       | 11       | PA04 | 4    | VDDANA | ADCIFE<br>AD0  | USART0<br>CLK   | EIC<br>EXTINT2   | GLOC<br>IN1     |                   |                | CATB<br>SENSE0  |
| 12       | 12       | PA05 | 5    | VDDANA | ADCIFE<br>AD1  | USART0<br>RXD   | EIC<br>EXTINT3   | GLOC<br>IN2     | ADCIFE<br>TRIGGER |                | CATB<br>SENSE1  |
| 15       | 15       | PA06 | 6    | VDDANA | DACC<br>VOUT   | USART0<br>RTS   | EIC<br>EXTINT1   | GLOC<br>IN0     | ACIFC<br>ACAN0    |                | CATB<br>SENSE2  |
| 16       | 16       | PA07 | 7    | VDDANA | ADCIFE<br>AD2  | USART0<br>TXD   | EIC<br>EXTINT4   | GLOC<br>IN3     | ACIFC<br>ACAP0    |                | CATB<br>SENSE3  |
| 20       | 20       | PA08 | 8    | LCDA   | USART0<br>RTS  | TC0<br>A0       | PEVC<br>PAD EVT0 | GLOC<br>OUT0    |                   | LCDCA<br>SEG23 | CATB<br>SENSE4  |
| 21       | 21       | PA09 | 9    | LCDA   | USART0<br>CTS  | TC0<br>B0       | PEVC<br>PAD EVT1 | PARC<br>PCDATA0 |                   | LCDCA<br>COM3  | CATB<br>SENSE5  |
| 22       | 22       | PA10 | 10   | LCDA   | USART0<br>CLK  | TC0<br>A1       | PEVC<br>PAD EVT2 | PARC<br>PCDATA1 |                   | LCDCA<br>COM2  | CATB<br>SENSE6  |
| 23       | 23       | PA11 | 11   | LCDA   | USART0<br>RXD  | TC0<br>B1       | PEVC<br>PAD EVT3 | PARC<br>PCDATA2 |                   | LCDCA<br>COM1  | CATB<br>SENSE7  |
| 24       | 24       | PA12 | 12   | LCDA   | USART0<br>TXD  | TC0<br>A2       |                  | PARC<br>PCDATA3 |                   | LCDCA<br>COM0  | CATB<br>DIS     |
| 32       | 32       | PA13 | 13   | LCDA   | USART1<br>RTS  | TC0<br>B2       | SPI<br>NPCS1     | PARC<br>PCDATA4 |                   | LCDCA<br>SEG5  | CATB<br>SENSE8  |
| 33       | 33       | PA14 | 14   | LCDA   | USART1<br>CLK  | TC0<br>CLK0     | SPI<br>NPCS2     | PARC<br>PCDATA5 |                   | LCDCA<br>SEG6  | CATB<br>SENSE9  |
| 34       | 34       | PA15 | 15   | LCDA   | USART1<br>RXD  | TC0<br>CLK1     | SPI<br>NPCS3     | PARC<br>PCDATA6 |                   | LCDCA<br>SEG7  | CATB<br>SENSE10 |
| 35       | 35       | PA16 | 16   | LCDA   | USART1<br>TXD  | TC0<br>CLK2     | EIC<br>EXTINT1   | PARC<br>PCDATA7 |                   | LCDCA<br>SEG8  | CATB<br>SENSE11 |
| 36       | 36       | PA17 | 17   | LCDA   | USART2<br>RTS  | ABDACB<br>DAC0  | EIC<br>EXTINT2   | PARC<br>PCCK    |                   | LCDCA<br>SEG9  | CATB<br>SENSE12 |
| 37       | 37       | PA18 | 18   | LCDA   | USART2<br>CLK  | ABDACB<br>DACN0 | EIC<br>EXTINT3   | PARC<br>PCEN1   |                   | LCDCA<br>SEG18 | CATB<br>SENSE13 |
| 38       | 38       | PA19 | 19   | LCDA   | USART2<br>RXD  | ABDACB<br>DAC1  | EIC<br>EXTINT4   | PARC<br>PCEN2   | SCIF<br>GCLK0     | LCDCA<br>SEG19 | CATB<br>SENSE14 |
| 39       | 39       | PA20 | 20   | LCDA   | USART2<br>TXD  | ABDACB<br>DACN1 | EIC<br>EXTINT5   | GLOC<br>IN0     | SCIF<br>GCLK1     | LCDCA<br>SEG20 | CATB<br>SENSE15 |
| 41       | 41       | PA21 | 21   | LCDC   | SPI<br>MISO    | USART1<br>CTS   | EIC<br>EXTINT6   | GLOC<br>IN1     | TWIM2<br>TWD      | LCDCA<br>SEG34 | CATB<br>SENSE16 |
| 42       | 42       | PA22 | 22   | LCDC   | SPI<br>MOSI    | USART2<br>CTS   | EIC<br>EXTINT7   | GLOC<br>IN2     | TWIM2<br>TWCK     | LCDCA<br>SEG35 | CATB<br>SENSE17 |
| 43       | 43       | PA23 | 23   | LCDC   | SPI<br>SCK     | TWIMS0<br>TWD   | EIC<br>EXTINT8   | GLOC<br>IN3     | SCIF<br>GCLK IN0  | LCDCA<br>SEG38 | CATB<br>DIS     |



**Table 3-3.** 48-pin GPIO Controller Function Multiplexing (Sheet 2 of 2)

| GPIO FI  |          |      |      | PIO Functio | ns           |                |                 |              |                  |                |                 |
|----------|----------|------|------|-------------|--------------|----------------|-----------------|--------------|------------------|----------------|-----------------|
| ATSAM4LC | ATSAM4LS | Pin  | GPIO | ƙıddns      | A            | В              | С               | D            | E                | F              | G               |
| 44       | 44       | PA24 | 24   | LCDC        | SPI<br>NPCS0 | TWIMS0<br>TWCK |                 | GLOC<br>OUT0 | SCIF<br>GCLK IN1 | LCDCA<br>SEG39 | CATB<br>SENSE18 |
| 46       | 46       | PA25 | 25   | VDDIO       | USBC<br>DM   | USART2<br>RXD  |                 |              |                  |                | CATB<br>SENSE19 |
| 47       | 47       | PA26 | 26   | VDDIO       | USBC<br>DP   | USART2<br>TXD  |                 |              |                  |                | CATB<br>SENSE20 |
|          | 25       | PA27 | 27   | LCDA        | SPI<br>MISO  | IISC<br>ISCK   | ABDACB<br>DAC0  | GLOC<br>IN4  | USART3<br>RTS    |                | CATB<br>SENSE0  |
|          | 26       | PA28 | 28   | LCDA        | SPI<br>MOSI  | IISC<br>ISDI   | ABDACB<br>DACN0 | GLOC<br>IN5  | USART3<br>CTS    |                | CATB<br>SENSE1  |
|          | 27       | PA29 | 29   | LCDA        | SPI<br>SCK   | IISC<br>IWS    | ABDACB<br>DAC1  | GLOC<br>IN6  | USART3<br>CLK    |                | CATB<br>SENSE2  |
|          | 30       | PA30 | 30   | LCDA        | SPI<br>NPCS0 | IISC<br>ISDO   | ABDACB<br>DACN1 | GLOC<br>IN7  | USART3<br>RXD    |                | CATB<br>SENSE3  |
|          | 31       | PA31 | 31   | LCDA        | SPI<br>NPCS1 | IISC<br>IMCK   | ABDACB<br>CLK   | GLOC<br>OUT1 | USART3<br>TXD    |                | CATB<br>DIS     |

### 3.2.2 Peripheral Functions

Each GPIO line can be assigned to one of several peripheral functions. The following table describes how the various peripheral functions are selected. The last listed function has priority in case multiple functions are enabled on the same pin.

 Table 3-4.
 Peripheral Functions

| Function                              | Description                               |  |  |
|---------------------------------------|-------------------------------------------|--|--|
| GPIO Controller Function multiplexing | GPIO and GPIO peripheral selection A to H |  |  |
| JTAG port connections                 | JTAG debug port                           |  |  |
| Oscillators                           | OSC0                                      |  |  |

### 3.2.3 JTAG Port Connections

If the JTAG is enabled, the JTAG will take control over a number of pins, irrespectively of the I/O Controller configuration.

Table 3-5. JTAG Pinout

| 48-pin<br>Packages | 64-pin<br>QFP/QFN | 100-pin<br>QFN | 100-ball<br>VFBGA | Pin<br>Name | JTAG<br>Pin |
|--------------------|-------------------|----------------|-------------------|-------------|-------------|
| 10                 | 10                | 19             | В3                | PA03        | TMS         |
| 43                 | 59                | 95             | D6                | PA23        | TDO         |
| 44                 | 60                | 96             | D10               | PA24        | TDI         |
| 9                  | 9                 | 18             | B4                | TCK         | TCK         |

### 3.2.4 ITM Trace Connections

If the ITM trace is enabled, the ITM will take control over the pin PA23, irrespectively of the I/O Controller configuration. The Serial Wire Trace signal is available on pin PA23

#### 3.2.5 Oscillator Pinout

The oscillators are not mapped to the normal GPIO functions and their muxings are controlled by registers in the System Control Interface (SCIF) or Backup System Control Interface (BSCIF). Refer to the Section 15. "System Control Interface (SCIF)" on page 308 and Section 15. "Backup System Control Interface (BSCIF)" on page 308 for more information about this.

Table 3-6. Oscillator Pinout

| 48-pin Packages | 64-pin QFN/QFP | 100-pin Packages | 100-ball VFBGA | Pin Name | Oscillator Pin |
|-----------------|----------------|------------------|----------------|----------|----------------|
| 1               | 1              | 5                | В9             | PA00     | XIN0           |
| 13              | 17             | 26               | B2             | XIN32    | XIN32          |
| 2               | 2              | 6                | B8             | PA01     | XOUT0          |
| 14              | 18             | 27               | C2             | XOUT32   | XOUT32         |

# 3.3 Signals Description

The following table gives details on signal names classified by peripheral.

**Table 3-7.** Signal Descriptions List (Sheet 1 of 4)

| Signal Name          | Function                                | Туре               | Active<br>Level | Comments |
|----------------------|-----------------------------------------|--------------------|-----------------|----------|
|                      | Audio Bitstream DA                      | C - ABDACB         | •               |          |
| CLK                  | D/A clock output                        | Output             |                 |          |
| DAC1 - DAC0          | D/A bitstream outputs                   | Output             |                 |          |
| DACN1 - DACN0        | D/A inverted bitstream outputs          | Output             |                 |          |
|                      | Analog Comparator Int                   | erface - ACIF      | C               |          |
| ACAN1 - ACAN0        | Analog Comparator A negative references | Analog             |                 |          |
| ACAP1 - ACAP0        | Analog Comparator A positive references | Analog             |                 |          |
| ACBN1 - ACBN0        | Analog Comparator B negative references | Analog             |                 |          |
| ACBP1 - ACBP0        | Analog Comparator B positive references | Analog             |                 |          |
|                      | ADC controller interfa                  | ace - ADCIFE       |                 |          |
| AD14 - AD0           | Analog inputs                           | Analog             |                 |          |
| ADVREFP              | Positive voltage reference              | Analog             |                 |          |
| TRIGGER              | External trigger                        | Input              |                 |          |
|                      | Backup System Control I                 | nterface - BS      | SCIF            | ,        |
| XIN32                | 32 kHz Crystal Oscillator Input         | Analog/<br>Digital |                 |          |
| XOUT32               | 32 kHz Crystal Oscillator Output        | Analog             |                 |          |
|                      | Capacitive Touch Mod                    | dule B - CATE      | 3               |          |
| DIS                  | Capacitive discharge line               | Output             |                 |          |
| SENSE31 - SENSE0     | Capacitive sense lines                  | I/O                |                 |          |
|                      | DAC Controller                          | - DACC             | •               |          |
| DAC external trigger | DAC external trigger                    | Input              |                 |          |
| DAC voltage output   | DAC voltage output                      | Analog             |                 |          |
|                      | Enhanced Debug Port For A               | RM Products        | s - EDP         |          |
| TCK/SWCLK            | JTAG / SW Debug Clock                   | Input              |                 |          |
| TDI                  | JTAG Debug Data In                      | Input              |                 |          |
| TDO/TRACESWO         | JTAG Debug Data Out / SW Trace Out      | Output             |                 |          |
| TMS/SWDIO            | JTAG Debug Mode Select / SW Data        | I/O                |                 |          |
|                      | External Interrupt Co                   | ntroller - EIC     |                 |          |
| EXTINT8 - EXTINT0    | External interrupts                     | Input              |                 |          |
|                      | Glue Logic Control                      | ler - GLOC         | •               |          |
| IN7 - IN0            | Lookup Tables Inputs                    | Input              |                 |          |
| OUT1 - OUT0          | Lookup Tables Outputs                   | Output             |                 |          |

 Table 3-7.
 Signal Descriptions List (Sheet 2 of 4)

| Signal Name            | Function                             | Туре               | Active<br>Level | Comments |
|------------------------|--------------------------------------|--------------------|-----------------|----------|
|                        | Inter-IC Sound (I2S)                 | Controller - IIS   | С               |          |
| IMCK                   | I2S Master Clock                     | Output             |                 |          |
| ISCK                   | I2S Serial Clock                     | I/O                |                 |          |
| ISDI                   | I2S Serial Data In                   | Input              |                 |          |
| ISDO                   | I2S Serial Data Out                  | Output             |                 |          |
| IWS                    | I2S Word Select                      | I/O                |                 |          |
|                        | LCD Controlle                        | er - LCDCA         |                 |          |
| BIASL                  | Bias voltage (1/3 VLCD)              | Analog             |                 |          |
| BIASH                  | Bias voltage (2/3 VLCD)              | Analog             |                 |          |
| CAPH                   | High voltage end of flying capacitor | Analog             |                 |          |
| CAPL                   | Low voltage end of flying capacitor  | Analog             |                 |          |
| COM3 - COM0            | Common terminals                     | Analog             |                 |          |
| SEG39 - SEG0           | Segment terminals                    | Analog             |                 |          |
| VLCD                   | Bias voltage                         | Analog             |                 |          |
|                        | Parallel Capt                        | ure - PARC         |                 | 1        |
| PCCK                   | Clock                                | Input              |                 |          |
| PCDATA7 - PCDATA0      | Data lines                           | Input              |                 |          |
| PCEN1                  | Data enable 1                        | Input              |                 |          |
| PCEN2                  | Data enable 2                        | Input              |                 |          |
|                        | Peripheral Event C                   | ontroller - PEVC   | ;               | 1        |
| PAD_EVT3 -<br>PAD_EVT0 | Event Inputs                         | Input              |                 |          |
|                        | Power Mana                           | ager - PM          |                 |          |
| RESET_N                | Reset                                | Input              | Low             |          |
|                        | System Control I                     | nterface - SCIF    |                 |          |
| GCLK3 - GCLK0          | Generic Clock Outputs                | Output             |                 |          |
| GCLK_IN1 - GCLK_IN0    | Generic Clock Inputs                 | Input              |                 |          |
| XIN0                   | Crystal 0 Input                      | Analog/<br>Digital |                 |          |
| XOUT0                  | Crystal 0 Output                     | Analog             |                 |          |
|                        | Serial Peripheral                    | Interface - SPI    |                 | •        |
| MISO                   | Master In Slave Out                  | I/O                |                 |          |
| MOSI                   | Master Out Slave In                  | I/O                |                 |          |
| NPCS3 - NPCS0          | SPI Peripheral Chip Selects          | I/O                | Low             |          |
| SCK                    | Clock                                | I/O                |                 |          |
|                        | Timer/Counter                        | r - TC0, TC1       |                 | •        |

 Table 3-7.
 Signal Descriptions List (Sheet 3 of 4)

| Signal Name | Function                                 | Туре             | Active<br>Level | Comments                                                          |
|-------------|------------------------------------------|------------------|-----------------|-------------------------------------------------------------------|
| A0          | Channel 0 Line A                         | I/O              |                 |                                                                   |
| A1          | Channel 1 Line A                         | I/O              |                 |                                                                   |
| A2          | Channel 2 Line A                         | I/O              |                 |                                                                   |
| В0          | Channel 0 Line B                         | I/O              |                 |                                                                   |
| B1          | Channel 1 Line B                         | I/O              |                 |                                                                   |
| B2          | Channel 2 Line B                         | I/O              |                 |                                                                   |
| CLK0        | Channel 0 External Clock Input           | Input            |                 |                                                                   |
| CLK1        | Channel 1 External Clock Input           | Input            |                 |                                                                   |
| CLK2        | Channel 2 External Clock Input           | Input            |                 |                                                                   |
|             | Two-wire Interface - TWIMS               | 0, TWIMS1, TWIN  | M2, TWIM3       |                                                                   |
| TWCK        | Two-wire Serial Clock                    | I/O              |                 |                                                                   |
| TWD         | Two-wire Serial Data                     | I/O              |                 |                                                                   |
| Unive       | rsal Synchronous Asynchronous Receiver T | ransmitter - USA | RT0, USAR       | T1, USART2, USART3                                                |
| CLK         | Clock                                    | I/O              |                 |                                                                   |
| CTS         | Clear To Send                            | Input            | Low             |                                                                   |
| RTS         | Request To Send                          | Output           | Low             |                                                                   |
| RXD         | Receive Data                             | Input            |                 |                                                                   |
| TXD         | Transmit Data                            | Output           |                 |                                                                   |
|             | USB 2.0 Inter                            | face - USBC      |                 |                                                                   |
| DM          | USB Full Speed Interface Data -          | I/O              |                 |                                                                   |
| DP          | USB Full Speed Interface Data +          | I/O              |                 |                                                                   |
|             | Pov                                      | ver              |                 |                                                                   |
| GND         | Ground                                   | Ground           |                 |                                                                   |
| GNDANA      | Analog Ground                            | Ground           |                 |                                                                   |
| VDDANA      | Analog Power Supply                      | Power<br>Input   |                 | 1.68V to 3.6V                                                     |
| VDDCORE     | Core Power Supply                        | Power<br>Input   |                 | 1.68V to 1.98V                                                    |
| VDDIN       | Voltage Regulator Input                  | Power<br>Input   |                 | 1.68V to 3.6V                                                     |
| VDDIO       | I/O Pads Power Supply                    | Power<br>Input   |                 | 1.68V to 3.6V. VDDIO must always be equal to or lower than VDDIN. |
| VDDOUT      | Voltage Regulator Output                 | Power<br>Output  | _               | 1.08V to 1.98V                                                    |
|             | General Pu                               | urpose I/O       |                 |                                                                   |

Table 3-7. Signal Descriptions List (Sheet 4 of 4)

| Signal Name | Function                           | Туре | Active<br>Level | Comments |
|-------------|------------------------------------|------|-----------------|----------|
| PA31 - PA00 | Parallel I/O Controller I/O Port A | I/O  |                 |          |
| PB15 - PB00 | Parallel I/O Controller I/O Port B | I/O  |                 |          |
| PC31 - PC00 | Parallel I/O Controller I/O Port C | I/O  |                 |          |

Note: 1. See "Power and Startup Considerations" section.

### 3.4 I/O Line Considerations

#### 3.4.1 SW/JTAG Pins

The JTAG pins switch to the JTAG functions if a rising edge is detected on TCK low after the RESET\_N pin has been released. The TMS, and TDI pins have pull-up resistors when used as JTAG pins. The TCK pin always has pull-up enabled during reset. The JTAG pins can be used as GPIO pins and multiplexed with peripherals when the JTAG is disabled. Refer to Section 3.2.3 "JTAG Port Connections" on page 23 for the JTAG port connections.

For more details, refer to Section 1.1 "Enhanced Debug Port (EDP)" on page 3.

### 3.4.2 RESET\_N Pin

The RESET\_N pin is a schmitt input and integrates a permanent pull-up resistor to VDDIN. As the product integrates a power-on reset detector, the RESET\_N pin can be left unconnected in case no reset from the system needs to be applied to the product.

### 3.4.3 TWI Pins

When these pins are used for TWI, the pins are open-drain outputs with slew-rate limitation and-inputs with inputs with spike-filtering. When used as GPIO-pins or used for other peripherals, the pins have the same characteristics as GPIO pins.

#### 3.4.4 GPIO Pins

All the I/O lines integrate a pull-up/pull-down resistor and slew rate controller. Programming these features is performed independently for each I/O line through the GPIO Controllers. After reset, I/O lines default as inputs with pull-up and pull-down resistors disabled and slew rate enabled.

### 3.4.5 High-drive Pins

The six pins PA02, PB00, PB01, PC04, PC05 and PC06 have high-drive output capabilities. Refer to Section 9.5.2 "High-drive I/O Pin: PA02, PC04, PC05, PC06" on page 105 for electrical characteristics.

### 3.4.6 **USB Pins**

When these pins are used for USB, the pins are behaving according to the USB specification. When used as GPIO pins or used for other peripherals, the pins have the same behavior as other normal I/O pins, but the characteristics are different. Refer to Section 9.5.3 "USB I/O Pin: PA25, PA26" on page 106 for electrical characteristics.

To be able to use the USB I/O the VDDIN power supply must be 3.3V nominal.

# 3.4.7 ADC Input Pins

These pins are regular I/O pins powered from the VDDANA.

# 4. Cortex-M4 processor and core peripherals

### 4.1 Cortex-M4

The Cortex-M4 processor is a high performance 32-bit processor designed for the microcontroller market. It offers significant benefits to developers, including:

- · outstanding processing performance combined with fast interrupt handling
- enhanced system debug with extensive breakpoint and trace capabilities
- · efficient processor core, system and memories
- ultra-low power consumption with integrated sleep modes
- platform security robustness, with integrated memory protection unit (MPU).



The Cortex-M4 processor is built on a high-performance processor core, with a 3-stage pipeline Harvard architecture, making it ideal for demanding embedded applications. The processor delivers exceptional power efficiency through an efficient instruction set and extensively optimized design, providing high-end processing hardware including a range of single-cycle and SIMD multiplication and multiply-with-accumulate capabilities, saturating arithmetic and dedicated hardware division.

To facilitate the design of cost-sensitive devices, the Cortex-M4 processor implements tightly-coupled system components that reduce processor area while significantly improving interrupt handling and system debug capabilities. The Cortex-M4 processor implements a version of the Thumb® instruction set based on Thumb-2 technology, ensuring high code density and reduced program memory requirements. The Cortex-M4 instruction set provides the exceptional performance expected of a modern 32-bit architecture, with the high code density of 8-bit and 16-bit microcontrollers.

The Cortex-M4 processor closely integrates a configurable Nested Vectored Interrupt Controller (NVIC), to deliver industry-leading interrupt performance. The NVIC includes a *non-maskable interrupt* (NMI), and provides up to 80 interrupt priority levels. The tight integration of the proces-

31

sor core and NVIC provides fast execution of interrupt service routines (ISRs), dramatically reducing the interrupt latency. This is achieved through the hardware stacking of registers, and the ability to suspend load-multiple and store-multiple operations. Interrupt handlers do not require wrapping in assembler code, removing any code overhead from the ISRs. A tail-chain optimization also significantly reduces the overhead when switching from one ISR to another.

To optimize low-power designs, the NVIC integrates with the sleep modes, that include a deep sleep function enabling the entire device to be rapidly powered down while still retaining program state.

# 4.2 System level interface

The Cortex-M4 processor provides multiple interfaces using AMBA® technology to provide high speed, low latency memory accesses. It supports unaligned data accesses and implements atomic bit manipulation that enables faster peripheral controls, system spinlocks and thread-safe Boolean data handling.

The Cortex-M4 processor has an *memory protection unit* (MPU) that provides fine grain memory control, enabling applications to utilize multiple privilege levels, separating and protecting code, data and stack on a task-by-task basis. Such requirements are becoming critical in many embedded applications such as automotive.

## 4.3 Integrated configurable debug

The Cortex-M4 processor implements a complete hardware debug solution. This provides high system visibility of the processor and memory through either a traditional JTAG port or a 2-pin *Serial Wire Debug* (SWD) port that is ideal for microcontrollers and other small package devices.

For system trace the processor integrates an *Instrumentation Trace Macrocell* (ITM) alongside data watchpoints and a profiling unit. To enable simple and cost-effective profiling of the system events these generate, a *Serial Wire Viewer* (SWV) can export a stream of software-generated messages, data trace, and profiling information through a single pin.

The Flash Patch and Breakpoint Unit (FPB) provides 8 hardware breakpoint comparators that debuggers can use. The comparators in the FPB also provide remap functions of up to 8 words in the program code in the CODE memory region. This enables applications stored on a non-erasable, ROM-based microcontroller to be patched if a small programmable memory, for example flash, is available in the device. During initialization, the application in ROM detects, from the programmable memory, whether a patch is required. If a patch is required, the application programs the FPB to remap a number of addresses. When those addresses are accessed, the accesses are redirected to a remap table specified in the FPB configuration, which means the program in the non-modifiable ROM can be patched.

A specific Peripheral Debug (PDBG) register is implemented in the Private Peripheral Bus address map. This register allows the user to configure the behavior of some modules in debug mode.

## 4.4 Cortex-M4 processor features and benefits summary

- tight integration of system peripherals reduces area and development costs
- Thumb instruction set combines high code density with 32-bit performance
- · code-patch ability for ROM system updates
- power control optimization of system components
- integrated sleep modes for low power consumption
- · fast code execution permits slower processor clock or increases sleep mode time
- hardware division and fast digital-signal-processing orientated multiply accumulate
- · saturating arithmetic for signal processing
- · deterministic, high-performance interrupt handling for time-critical applications
- · memory protection unit (MPU) for safety-critical applications
- · extensive debug and trace capabilities:
  - Serial Wire Debug and Serial Wire Trace reduce the number of pins required for debugging, tracing, and code profiling.

## 4.5 Cortex-M4 core peripherals

These are:

Nested Vectored Interrupt Controller

The NVIC is an embedded interrupt controller that supports low latency interrupt processing.

System control block

The *System control block* (SCB) is the programmers model interface to the processor. It provides system implementation information and system control, including configuration, control, and reporting of system exceptions.

System timer

The system timer, SysTick, is a 24-bit count-down timer. Use this as a Real Time Operating System (RTOS) tick timer or as a simple counter.

Memory protection unit

The *Memory protection unit* (MPU) improves system reliability by defining the memory attributes for different memory regions. It provides up to eight different regions, and an optional predefined background region.

The complete Cortex-M4 User Guide can be found on the ARM web site:

http://infocenter.arm.com/help/topic/com.arm.doc.dui0553a/DUI0553A cortex m4 dgug.pdf

# 4.6 Cortex-M4 implementations options

This table provides the specific configuration options implemented in the SAM4L series

| Option                   | Implementation     |
|--------------------------|--------------------|
| Inclusion of MPU         | yes                |
| Inclusion of FPU         | No                 |
| Number of interrupts     | 80                 |
| Number of priority bits  | 4                  |
| Inclusion of the WIC     | No                 |
| Embedded Trace Macrocell | No                 |
| Sleep mode instruction   | Only WFI supported |
| Endianness               | Little Endian      |
| Bit-banding              | No                 |
| SysTick timer            | Yes                |
| Register reset values    | No                 |

**Table 4-1.** Cortex-M4 implementation options

# 4.7 Cortex-M4 Interrupts map

The table below shows how the interrupt request signals are connected to the NVIC.

 Table 4-2.
 Interrupt Request Signal Map (Sheet 1 of 3)

| Line | Module                    | Signal  |
|------|---------------------------|---------|
| 0    | Flash Controller          | HFLASHC |
| 1    | Peripheral DMA Controller | PDCA 0  |
| 2    | Peripheral DMA Controller | PDCA 1  |
| 3    | Peripheral DMA Controller | PDCA 2  |
| 4    | Peripheral DMA Controller | PDCA 3  |
| 5    | Peripheral DMA Controller | PDCA 4  |
| 6    | Peripheral DMA Controller | PDCA 5  |
| 7    | Peripheral DMA Controller | PDCA 6  |
| 8    | Peripheral DMA Controller | PDCA 7  |
| 9    | Peripheral DMA Controller | PDCA 8  |
| 10   | Peripheral DMA Controller | PDCA 9  |
| 11   | Peripheral DMA Controller | PDCA 10 |

 Table 4-2.
 Interrupt Request Signal Map (Sheet 2 of 3)

| Line | Module                                  | Signal       |
|------|-----------------------------------------|--------------|
| 12   | Peripheral DMA Controller               | PDCA 11      |
| 13   | Peripheral DMA Controller               | PDCA 12      |
| 14   | Peripheral DMA Controller               | PDCA 13      |
| 15   | Peripheral DMA Controller               | PDCA 14      |
| 16   | Peripheral DMA Controller               | PDCA 15      |
| 17   | CRC Calculation Unit                    | CRCCU        |
| 18   | USB 2.0 Interface                       | USBC         |
| 19   | Peripheral Event Controller             | PEVC TR      |
| 20   | Peripheral Event Controller             | PEVC OV      |
| 21   | Advanced Encryption Standard            | AESA         |
| 22   | Power Manager                           | PM           |
| 23   | System Control Interface                | SCIF         |
| 24   | Frequency Meter                         | FREQM        |
| 25   | General-Purpose Input/Output Controller | GPIO 0       |
| 26   | General-Purpose Input/Output Controller | GPIO 1       |
| 27   | General-Purpose Input/Output Controller | GPIO 2       |
| 28   | General-Purpose Input/Output Controller | GPIO 3       |
| 29   | General-Purpose Input/Output Controller | GPIO 4       |
| 30   | General-Purpose Input/Output Controller | GPIO 5       |
| 31   | General-Purpose Input/Output Controller | GPIO 6       |
| 32   | General-Purpose Input/Output Controller | GPIO 7       |
| 33   | General-Purpose Input/Output Controller | GPIO 8       |
| 34   | General-Purpose Input/Output Controller | GPIO 9       |
| 35   | General-Purpose Input/Output Controller | GPIO 10      |
| 36   | General-Purpose Input/Output Controller | GPIO 11      |
| 37   | Backup Power Manager                    | BPM          |
| 38   | Backup System Control Interface         | BSCIF        |
| 39   | Asynchronous Timer                      | AST ALARM    |
| 40   | Asynchronous Timer                      | AST PER      |
| 41   | Asynchronous Timer                      | AST OVF      |
| 42   | Asynchronous Timer                      | AST READY    |
| 43   | Asynchronous Timer                      | AST CLKREADY |
| 44   | Watchdog Timer                          | WDT          |
| 45   | External Interrupt Controller           | EIC 1        |
| 46   | External Interrupt Controller           | EIC 2        |
| 47   | External Interrupt Controller           | EIC 3        |

 Table 4-2.
 Interrupt Request Signal Map (Sheet 3 of 3)

| Line | Module                                                     | Signal |  |  |
|------|------------------------------------------------------------|--------|--|--|
| 48   | External Interrupt Controller                              | EIC 4  |  |  |
| 49   | External Interrupt Controller                              | EIC 5  |  |  |
| 50   | External Interrupt Controller                              | EIC 6  |  |  |
| 51   | External Interrupt Controller                              | EIC 7  |  |  |
| 52   | External Interrupt Controller                              | EIC 8  |  |  |
| 53   | Inter-IC Sound (I2S) Controller                            | IISC   |  |  |
| 54   | Serial Peripheral Interface                                | SPI    |  |  |
| 55   | Timer/Counter                                              | TC00   |  |  |
| 56   | Timer/Counter                                              | TC01   |  |  |
| 57   | Timer/Counter                                              | TC02   |  |  |
| 58   | Timer/Counter                                              | TC10   |  |  |
| 59   | Timer/Counter                                              | TC11   |  |  |
| 60   | Timer/Counter                                              | TC12   |  |  |
| 61   | Two-wire Master Interface                                  | TWIM0  |  |  |
| 62   | Two-wire Slave Interface                                   | TWIS0  |  |  |
| 63   | Two-wire Master Interface                                  | TWIM1  |  |  |
| 64   | Two-wire Slave Interface                                   | TWIS1  |  |  |
| 65   | Universal Synchronous Asynchronous Receiver Transmitter    | USART0 |  |  |
| 66   | Universal Synchronous Asynchronous Receiver Transmitter    | USART1 |  |  |
| 67   | Universal Synchronous Asynchronous<br>Receiver Transmitter | USART2 |  |  |
| 68   | Universal Synchronous Asynchronous<br>Receiver Transmitter | USART3 |  |  |
| 69   | ADC controller interface                                   | ADCIFE |  |  |
| 70   | DAC Controller                                             | DACC   |  |  |
| 71   | Analog Comparator Interface                                | ACIFC  |  |  |
| 72   | Audio Bitstream DAC                                        | ABDACB |  |  |
| 73   | True Random Number Generator                               | TRNG   |  |  |
| 74   | Parallel Capture                                           | PARC   |  |  |
| 75   | Capacitive Touch Module B                                  | CATB   |  |  |
| 77   | Two-wire Master Interface                                  | TWIM2  |  |  |
| 78   | Two-wire Master Interface                                  | TWIM3  |  |  |
| 79   | LCD Controller A                                           | LCDCA  |  |  |

# 4.8 Peripheral Debug

The PDBG register controls the behavior of asynchronous peripherals when the device is in debug mode. When the corresponding bit is set, that peripheral will be in a frozenstate in debug mode.

4.8.1 Peripheral Debug

Name: PDBG

Access Type: Read/Write

**Address:** 0xE0042000

**Reset Value:** 0x00000000

| 31 | 30 | 29 | 28 | 27 | 26   | 25  | 24  |
|----|----|----|----|----|------|-----|-----|
| -  | -  | -  | -  | -  | -    | -   | -   |
| 23 | 22 | 21 | 20 | 19 | 18   | 17  | 16  |
| -  | -  | -  | -  | -  | -    | -   | -   |
|    |    |    |    |    |      |     | _   |
| 15 | 14 | 13 | 12 | 11 | 10   | 9   | 8   |
| -  | -  | -  | -  | -  | -    | -   | -   |
|    |    |    |    |    |      |     |     |
| 7  | 6  | 5  | 4  | 3  | 2    | 1   | 0   |
| -  | -  | -  | -  | -  | PEVC | AST | WDT |

#### WDT: Watchdog PDBG bit

WDT = 0: The WDT counter is not frozen during debug operation.

WDT = 1: The WDT counter is frozen during debug operation when Core is halted

### • AST: Asynchronous Timer PDBG bit

AST = 0: The AST prescaler and counter is not frozen during debug operation.

AST = 1: The AST prescaler and counter is frozen during debug operation when Core is halted.

### • PEVC: PEVC PDBG bit

PEVC= 0: PEVC is not frozen during debug operation.

PEVC= 1: PEVC is frozen during debug operation when Core is halted.

### 5. Memories

## 5.1 Product Mapping

Figure 5-1. ATSAM4L4/L2 Product Mapping



### 5.2 Embedded Memories

- · Internal high-speed flash
  - 256Kbytes (ATSAM4Lx4)
  - 128Kbytes (ATSAM4Lx2)
    - Pipelined flash architecture, allowing burst reads from sequential flash locations, hiding penalty of 1 wait state access
    - Pipelined flash architecture typically reduces the cycle penalty of 1 wait state operation compared to 0 wait state operation
    - 100 000 write cycles, 15-year data retention capability
    - · Sector lock capabilities, bootloader protection, security bit
    - 32 fuses, erased during chip erase
    - · User page for data to be preserved during chip erase
- · Internal high-speed SRAM, single-cycle access at full speed
  - 32 Kbytes (ATSAM4Lx4, ATSAM4Lx2)

# 5.3 Physical Memory Map

The system bus is implemented as a bus matrix. All system bus addresses are fixed, and they are never remapped in any way, not even during boot. The 32-bit physical address space is mapped as follows:

Table 5-1. ATSAM4L4/L2 Physical Memory Map

| Mamaru              | Start Address | Size      | Size      |
|---------------------|---------------|-----------|-----------|
| Memory              |               | ATSAM4Lx4 | ATSAM4Lx2 |
| Embedded Flash      | 0x00000000    | 256Kbytes | 128Kbytes |
| Embedded SRAM       | 0x20000000    | 32Kbytes  | 32Kbytes  |
| Cache SRAM          | 0x21000000    | 4Kbytes   | 4Kbytes   |
| Peripheral Bridge A | 0x40000000    | 64Kbytes  | 64Kbytes  |
| Peripheral Bridge B | 0x400A0000    | 64Kbytes  | 64Kbytes  |
| AESA                | 0x400B0000    | 256 bytes | 256 bytes |
| Peripheral Bridge C | 0x400E0000    | 64Kbytes  | 64Kbytes  |
| Peripheral Bridge D | 0x400F0000    | 64Kbytes  | 64Kbytes  |

**Table 5-2.** Flash Memory Parameters

| Device    | Flash Size (FLASH_PW) | Number of Pages (FLASH_P) | Page Size ( <i>FLASH_W</i> ) |
|-----------|-----------------------|---------------------------|------------------------------|
| ATSAM4Lx4 | 256Kbytes             | 512                       | 512 bytes                    |
| ATSAM4Lx2 | 128Kbytes             | 256                       | 512 bytes                    |

# 6. Power and Startup Considerations

### 6.1 Power Domain Overview

Figure 6-1. ATSAM4LS Power Domain Diagram



Figure 6-2. ATSAM4LC Power Domain Diagram



### 6.2 Power Supplies

The ATSAM4L4/L2 has several types of power supply pins:

- VDDIO: Powers I/O lines, the general purpose oscillator (OSC), the 80MHz integrated RC oscillator (RC80M). Voltage is 1.68V to 3.6V.
- VLCDIN: (ATSAM4LC only) Powers the LCD voltage pump. Voltage is 1.68V to 3.6V.
- VDDIN: Powers the internal voltage regulator. Voltage is 1.68V to 3.6V.
- VDDANA: Powers the ADC, the DAC, the Analog Comparators, the 32kHz oscillator (OSC32K), the 32kHz integrated RC oscillator (RC32K) and the Brown-out detectors (BOD18 and BOD33). Voltage is 1.68V to 3.6V nominal.
- VDDCORE: Powers the core, memories, peripherals, the PLL, the DFLL, the 4MHz integrated RC oscillator (RCFAST) and the 115kHz integrated RC oscillator (RCSYS).
  - VDDOUT is the output voltage of the regulator and must be connected with or without an inductor to VDDCORE.

The ground pins GND are common to VDDCORE, VDDIO, and VDDIN. The ground pin for VDDANA is GNDANA.

For decoupling recommendations for the different power supplies, refer to the schematic document.

### 6.2.1 Voltage Regulator

An embedded voltage regulator supplies all the digital logic in the Core and the Backup power domains.

The regulator has two functionnal mode depending of BUCK/LDOn (PA02) pin value. When this pin is low, the regulator is in linear mode and VDDOUT must be connected to VDDCORE externally. When this pin is high, it behaves as a switching regulator and an inductor must be placed between VDDOUT and VDDCORE. The value of this pin is sampled during the power-up phase when the Power On Reset 33 reaches V<sub>POT+</sub> (Section 9.8 "Analog Characteristics" on page 119)

Its output voltages in the Core domain  $(V_{CORE})$  and in the Backup domain  $(V_{BKUP})$  are always equal except in Backup mode where the Core domain is not powered  $(V_{CORE}=0)$ . The Backup domain is always powered. The voltage regulator features three different modes:

- Normal mode: the regulator is configured as linear or switching regulator. It can support all different Run and Sleep modes.
- Low Power (LP) mode: the regulator consumes little static current. It can be used in Wait modes.
- Ultra Low Power (ULP) mode: the regulator consumes very little static current. It is dedicated
  to Retention and Backup modes. In Backup mode, the regulator only supplies the backup
  domain.

### 6.2.2 Typical Powering Schematics

42023DS-SAM-03/2013

The ATSAM4L4/L2 supports the Single supply mode from 1.68V to 3.6V. Depending on the input voltage range and on the final application frequency, it is recommended to use the following table in order to choose the most efficient power strategy

**Figure 6-3.** Efficient power strategy:



Note 1. The SAM4L boots in PS0 on RCSYS(115kHz), then the application must switch to PS1 before running on higher frequency (<12MHz)

The internal regulator is connected to the VDDIN pin and its output VDDOUT feeds VDDCORE in linear mode or through an inductor in switching mode. Figure 6-4 shows the power schematics to be used. All I/O lines will be powered by the same power  $(V_{VDDIN}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}=V_{VDDIO}$ 

Figure 6-4. Single Supply Mode



### 6.2.3 LCD Power Modes

#### 6.2.3.1 *Principle*

LCD lines is powered using the device internal voltage sources provided by the LCDPWR block. When enabled, the LCDPWR blocks will generate the VLCD, BIASL, BIASH voltages.

LCD pads are splitted into three clusters that can be powered independently namely clusters A, B and C. A cluster can either be in GPIO mode or in LCD mode.

When a cluster is in GPIO mode, its VDDIO pin must be powered externally. None of its GPIO pin can be used as a LCD line

When a cluster is in LCD mode, each clusters VDDIO pin can be either forced externally (1.8-3.6V) or unconnected (nc). GPIOs in a cluster are not available when it is in LCD mode. A cluster is set in LCD mode by the LCDCA controller when it is enabled depending on the number of segments configured. The LCDPWR block is powered by the VLCDIN pin inside cluster A

When LCD feature is not used, VLCDIN must be always powered (1.8-3.6V). VLCD, CAPH, CAPL, BIASH, BIASL can be left unconnected in this case



Figure 6-5. LCD clusters in the device

#### 6.2.3.2 Internal LCD Voltage

In this mode the LCD voltages are internally generated. Depending of the number of segments required by the application, LCDB and LDCC clusters VDDIO pin must be unconnected (nc) or

connected to an external voltage source (1.8-3.6V). LCDB cluster is not available in 64 and 48 pin packages

**Table 6-1.** LCD powering when using the internal voltage pump

| Package          | Segments in use | VDDIO<br>LCDB | VDDIO<br>LCDC |
|------------------|-----------------|---------------|---------------|
|                  | [1,24]          | 1.8-3.6V      | 1.8-3.6V      |
| 100-pin packages | [1, 32]         | nc            | 1.8-3.6V      |
|                  | [1, 40]         | nc            | nc            |
| 64-pin packages  | [1,15]          | -             | 1.8-3.6V      |
| оч-ріп раскадез  | [1, 23]         | -             | nc            |
| 48-pin packages  | [1,9]           | -             | 1.8-3.6V      |
| 40 piii packages | [1,13]          | -             | nc            |



### 6.2.4 Power-up Sequence

### 6.2.4.1 Maximum Rise Rate

To avoid risk of latch-up, the rise rate of the power supplies must not exceed the values described in Table 9-3 on page 93.

#### 6.2.4.2 Minimum Rise Rate

The integrated Power-on Reset (POR33) circuitry monitoring the VDDIN powering supply requires a minimum rise rate for the VDDIN power supply.

See Table 9-3 on page 93 for the minimum rise rate value.

If the application can not ensure that the minimum rise rate condition for the VDDIN power supply is met, the following configuration can be used:

• A logic "0" value is applied during power-up on pin RESET\_N until VDDIN rises above 1.6 V.

### 6.3 Startup Considerations

This section summarizes the boot sequence of the ATSAM4L4/L2. The behavior after power-up is controlled by the Power Manager. For specific details, refer to Section 9. "Power Manager (PM)" on page 677.

### 6.3.1 Starting of Clocks

After power-up, the device will be held in a reset state by the power-up circuitry for a short time to allow the power to stabilize throughout the device. After reset, the device will use the System RC Oscillator (RCSYS) as clock source. Refer to Section 9. "Electrical Characteristics" on page 92 for the frequency for this oscillator.

On system start-up, the DFLL and the PLLs are disabled. Only the necessary clocks are active allowing software execution. Refer to Section 3-6 "Maskable Module Clocks in AT32UC3B." on page 24 to know the list of peripheral clock running.. No clocks have a divided frequency; all parts of the system receive a clock with the same frequency as the System RC Oscillator.

### 6.3.2 Fetching of Initial Instructions

After reset has been released, the Cortex M4 CPU starts fetching PC and SP values from the reset address, which is 0x00000000. Refer to the ARM Architecture Reference Manual for more information on CPU startup. This address points to the first address in the internal Flash.

The code read from the internal flash is free to configure the clock system and clock sources.

### 6.4 Power-on-Reset, Brownout and Supply Monitor

The SAM4L embeds four features to monitor, warm, and/or reset the device:

- POR33: Power-on-Reset on VDDANA
- BOD33: Brownout detector on VDDANA
- POR18: Power-on-Reset on VDDCORE
- BOD18: Brownout detector on VDDCORE

VDDANA

DUAL OUTPUT
TRIMMABLE
VOLTAGE
REGULATOR

VDDCORE

POR33

BOD33

POR18

Figure 6-6. Supply Monitor Schematic

### 6.4.1 Power-on-Reset on VDDANA

POR33 monitors VDDANA. It is always activated and monitors voltage at startup but also during all the Power Save Mode. If VDDANA goes below the threshold voltage, the entire chip is reset.

### 6.4.2 Brownout Detector on VDDANA

BOD33 monitors VDDANA. Refer to Section 15. "Backup System Control Interface (BSCIF)" on page 308to get more details.

### 6.4.3 Power-on-Reset on VDDCORE

POR18 monitors the internal VDDCORE. Refer to Section 15. "Backup System Control Interface (BSCIF)" on page 308 to get more details.

### 6.4.4 Brownout Detector on VDDCORE

Once the device is startup, the BOD18 monitors the internal VDDCORE. Refer to Section 15. "Backup System Control Interface (BSCIF)" on page 308 to get more details.

# 7. Low Power Techniques

The ATSAM4L4/L2 supports multiple power configurations to allow the user to optimize its power consumption in different use cases. The Backup Power Manager (BPM) implements different solutions to reduce the power consumption:

- The Power Save modes intended to reduce the logic activity and to adapt the power configuration. See "Power Save Modes" on page 48.
- The Power Scaling intended to scale the power configuration (voltage scaling of the regulator). See "Power Scaling" on page 53.

These two techniques can be combined together.

Figure 7-1. Power Scaling and Power Save Mode Overview



### 7.1 Power Save Modes

Refer to Section 6. "Power and Startup Considerations" on page 39 to get definition of the core and the backup domains.

At power-up or after a reset, the ATSAM4L4/L2 is in the RUN0 mode. Only the necessary clocks are enabled allowing software execution. The Power Manager (PM) can be used to adjust the clock frequencies and to enable and disable the peripheral clocks.

When the CPU is entering a Power Save Mode, the CPU stops executing code. The user can choose between four Power Save Modes to optimize power consumption:

- SLEEP mode: the Cortex-M4 core is stopped, optionally some clocks are stopped, peripherals are kept running if enabled by the user.
- WAIT mode: all clock sources are stopped, the core and all the peripherals are stopped except the modules running with the 32kHz clock if enabled. This is the lowest power configuration where SleepWalking is supported.
- RETENTION mode: similar to the WAIT mode in terms of clock activity. This is the lowest power configuration where the logic is retained.
- BACKUP mode: the Core domain is powered off, the Backup domain is kept powered.

A wake up source exits the system to the RUN mode from which the Power Save Mode was entered.

A reset source always exits the system from the Power Save Mode to the RUN0 mode.

The configuration of the I/O lines are maintained in all Power Save Modes. Refer to Section 9. "Backup Power Manager (BPM)" on page 677.

#### 7.1.1 SLEEP mode

The SLEEP mode allows power optimization with the fastest wake up time.

The CPU is stopped. To further reduce power consumption, the user can switch off modulesclocks and synchronous clock sources through the BPM.PMCON.SLEEP field (See Table 7-1). The required modules will be halted regardless of the bit settings of the mask registers in the Power Manager (PM.AHBMASK, PM.APBxMASK).

**Table 7-1.** SLEEP mode Configuration

| BPM.PSAVE.SLEEP | CPU<br>clock | AHB<br>clocks | APB clocks<br>GCLK | Clock sources:<br>OSC, RCFAST,<br>RC80M, PLL,<br>DFLL | RCSYS | OSC32K<br>RC32K <sup>(2)</sup> | Wake up Sources              |
|-----------------|--------------|---------------|--------------------|-------------------------------------------------------|-------|--------------------------------|------------------------------|
| 0               | Stop         | Run           | Run                | Run                                                   | Run   | Run                            | Any interrupt                |
| 1               | Stop         | Stop          | Run                | Run                                                   | Run   | Run                            | Any interrupt <sup>(1)</sup> |
| 2               | Stop         | Stop          | Stop               | Run                                                   | Run   | Run                            | Any interrupt <sup>(1)</sup> |
| 3               | Stop         | Stop          | Stop               | Stop                                                  | Run   | Run                            | Any interrupt <sup>(1)</sup> |

- Notes: 1. from modules with clock running.
  - 2. OSC32K and RC32K will only remain operational if pre-enabled.

#### 7.1.1.1 Entering SLEEP mode

The SLEEP mode is entered by executing the WFI instruction.

Additionally, if the SLEEPONEXIT bit in the Cortex-M4 System Control Register (SCR) is set, the SLEEP mode will also be entered when the Cortex-M4 exits the lowest priority ISR. This mechanism can be useful for applications that only require the processor to run when an interrupt occurs.

Before entering the SLEEP mode, the user must configure:

- the SLEEP mode configuration field (BPM.PMCON.SLEEP), Refer to Table 7-1.
- the SCR.SLEEPDEEP bit to 0. (See the Power Management section in the ARM Cortex-M4 Processor chapter).
- the BPM.PMCON.RET bit to 0.
- the BPM.PMCON.BKUP bit to 0.

#### 7.1.1.2 Exiting SLEEP mode

The NVIC wakes the system up when it detects any non-masked interrupt with sufficient priority to cause exception entry. The system goes back to the RUN mode from which the SLEEP mode was entered. The CPU and affected modules are restarted. Note that even if an interrupt is enabled in SLEEP mode, it will not trigger if the source module is not clocked.

#### 7.1.2 WAIT Mode and RETENTION Mode

The WAIT and RETENTION modes allow achieving very low power consumption while maintaining the Core domain powered-on. Internal SRAM and registers contents of the Core domain are preserved.

In these modes, all clocks are stopped except the 32kHz clocks (OSC32K, RC32K) which are kept running if enabled.

In RETENTION mode, the SleepWalking feature is not supported and must not be used.

### 7.1.2.1 Entering WAIT or RETENTION Mode

The WAIT or RETENTION modes are entered by executing the WFI instruction with the following settings:

- set the SCR.SLEEPDEEP bit to 1. (See the Power Management section in the ARM Cortex-M4 Processor chapter).
- set the BPM.PSAVE.BKUP bit to 0.
- set the BPM.PMCON.RET bit to RETENTION or WAIT mode.

SLEEPONEXIT feature is also available. See "Entering SLEEP mode" on page 49.

### 7.1.2.2 Exiting WAIT or RETENTION Mode

In WAIT or RETENTION modes, synchronous clocks are stopped preventing interrupt sources from triggering. To wakeup the system, asynchronous wake up sources (AST, EIC, USBC ...) should be enabled in the peripheral (refer to the documentation of the peripheral). The PM.AWEN (Asynchronous Wake Up Enable) register should also be enabled for all peripheral except for EIC and AST.

When the enabled asynchronous wake up event occurs and the system is waken-up, it will generate either:

- an interrupt on the PM WAKE interrupt line if enabled (Refer to Section 9. "Power Manager (PM)" on page 677). In that case, the PM.WCAUSE register indicates the wakeup source.
- or an interrupt directly from the peripheral if enabled (Refer to the section of the peripheral).

When waking up, the system goes back to the RUN mode mode from which the WAIT or RETENTION mode was entered.



#### 7.1.3 BACKUP Mode

The BACKUP mode allows achieving the lowest power consumption possible in a system which is performing periodic wake-ups to perform tasks but not requiring fast startup time.

The Core domain is powered-off. The internal SRAM and register contents of the Core domain are lost. The Backup domain is kept powered-on. The 32kHz clock (RC32K or OSC32K) is kept running if enabled to feed modules that require clocking.

In BACKUP mode, the configuration of the I/O lines is preserved. Refer to Section 9. "Backup Power Manager (BPM)" on page 677 to have more details.

### 7.1.3.1 Entering BACKUP Mode

The Backup mode is entered by using the WFI instruction with the following settings:

- set the SCR.SLEEPDEEP bit to 1. (See the Power Management section in the ARM Cortex-M4 Processor chapter).
- set the BPM.PSAVE.BKUP bit to 1.

### 7.1.3.2 Exiting BACKUP Mode

Exit from BACKUP mode happens if a reset occurs or if an enabled wake up event occurs.

The reset sources are:

- BOD33 reset
- BOD18 reset
- WDT reset
- External reset in RESET\_N pin

The wake up sources are:

- EIC lines (level transition only)
- BOD33 interrupt
- BOD18 interrupt
- AST alarm, periodic, overflow
- WDT interrupt

The RC32K or OSC32K should be used as clock source for modules if required. The PMCON.CK32S is used to select one of these two 32kHz clock sources.

Exiting the BACKUP mode is triggered by:

- a reset source: an internal reset sequence is performed according to the reset source. Once VDDCORE is stable and has the correct value according to RUN0 mode, the internal reset is released and program execution starts. The corresponding reset source is flagged in the Reset Cause register (RCAUSE) of the PM.
- a wake up source: the Backup domain is not reset. An internal reset is generated to the Core
  domain, and the system switches back to the previous RUN mode. Once VDDCORE is stable
  and has the correct value, the internal reset in the Core domain is released and program
  execution starts. The BKUP bit is set in the Reset Cause register (RCAUSE) of the PM. It
  allows the user to discriminate between the reset cause and a wake up cause from the
  BACKUP mode. The wake up cause can be found in the Backup Wake up Cause register
  (BPM.BKUPWCAUSE).

### 7.1.4 Wakeup Time

### 7.1.4.1 Wakeup Time From SLEEP Mode

The latency depends on the clock sources wake up time. If the clock sources are not stopped, there is no latency to wake the clocks up.

### 7.1.4.2 Wakeup Time From WAIT or RETENTION Mode

The wake up latency consists of:

- the switching time from the low power configuration to the RUN mode power configuration. By default, the switching time is completed when all the voltage regulation system is ready. To speed-up the startup time, the user can set the Fast Wakeup bit in BPM.PMCON register.
- the wake up time of the RC oscillator used to start the system up. By default, the RCSYS oscillator is used to startup the system. The user can use another clock source (RCFAST for example) to speed up the startup time by configuring the PM.FASTWKUP register. Refer to Section 9. "Power Manager (PM)" on page 677.
- the Flash memory wake up time.

To have the shortest wakeup time, the user should:

- set the BPM.PMCON.FASTWKUP bit.
- configure the PM.FASTSLEEP.FASTRCOSC field to use the RCFAST main clock.
- enter the WAIT or RETENTION mode

Upon a wakeup, this is required to keep the main clock connected to RCFAST until the voltage regulation system is fully ready (when BPM.ISR.PSOK bit is one). During this wakeup period, the FLASHCALW module is automatically configured to operate in "1 wait state mode".

#### 7.1.4.3 Wake time from BACKUP mode

It is equal to the Core domain logic reset latency (similar to the reset latency caused by an external reset in RESET\_N pin) added to the time required for the voltage regulation system to be stabilized.

### 7.1.5 Power Save Mode Summary Table

The following table shows a summary of the main Power Save modes:

**Table 7-2.** Power Save mode Configuration Summary

| Mode      | Mode Entry                                                             | Wake up sources                                                                                                                    | Core<br>domain                                                                                    | Backup<br>domain                                                                          |
|-----------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| SLEEP     | WFI SCR.SLEEPDEEP bit = 0 BPM.PMCON.BKUP bit = 0                       | Any interrupt                                                                                                                      | CPU clock OFF Other clocks OFF depending on the BPM.PMCON.SLEEP field see "SLEEP mode" on page 49 | Clocks OFF depending on<br>the BPM.PMCON.SLEEP<br>field<br>see "SLEEP mode" on page<br>49 |
| WAIT      | WFI SCR.SLEEPDEEP bit = 1 BPM.PMCON.RET bit = 0 BPM.PMCON.BKUP bit = 0 | PM WAKE interrupt                                                                                                                  | All clocks are OFF Core domain is retained                                                        | All clocks are OFF except<br>RC32K or OSC32K if<br>running                                |
| RETENTION | WFI SCR.SLEEPDEEP bit = 1 BPM.PMCON.RET bit = 1 BPM.PMCON.BKUP bit = 0 | PM WAKE interrupt                                                                                                                  | All clocks are OFF Core domain is retained                                                        | All clocks are OFF except<br>RC32K or OSC32K if<br>running                                |
| BACKUP    | WFI<br>+ SCR.SLEEPDEEP bit = 1<br>+ BPM.PMCON.BKUP bit = 1             | EIC interrupt BOD33, BOD18 interrupt and reset AST alarm, periodic, overflow WDT interrupt and reset external reset on RESET_N pin | OFF (not powered)                                                                                 | All clocks are OFF except<br>RC32K or OSC32K if<br>running                                |

### 7.2 Power Scaling

The Power Scaling technique consists of adjusting the internal regulator output voltage (voltage scaling) to reduce the power consumption. According to the requirements in terms of performance, operating modes, and current consumption, the user can select the Power Scaling configuration that fits the best with its application.

The Power Scaling configuration field (PMCON.PS) is provided in the Backup Power Manager (BPM) module.

In RUN mode, the user can adjust on the fly the Power Scaling configuration

The Figure 7.1 summarizes the different combination of the Power Scaling configuration which can be applied according to the Power Save Mode.

Power scaling from a current power configuration to a new power configuration is done by halting the CPU execution

Power scaling occurs after a WFI instruction. The system is halted until the new power configuration is stabilized. After handling the PM interrupt, the system resumes from WFI.

To scale the power, the following sequence is required:

Check the BPM.SR.PSOK bit to make sure the current power configuration is stabilized.

- Set the clock frequency to be supported in both power configurations.
- Set the high speed read mode of the FLASH to be supported in both power scaling configurations
  - Only relevant when entering or exiting BPM.PMCON.PS=2
- Configure the BPM.PMCON.PS field to the new power configuration.
- Set the BPM.PMCON.PSCREQ bit to one.
- Disable all the interrupts except the PM WCAUSE interrupt and enable only the PSOK asynchronous event in the AWEN register of PM.
- Execute the WFI instruction.
- WAIT for PM interrupt.

The new power configuration is reached when the system is waken up by the PM interrupt thanks to the PSOK event.

# 8. Debug and Test

#### 8.1 Features

- IEEE1149.1 compliant JTAG Debug Port
- Serial Wire Debug Port
- · Boundary-Scan chain on all digital pins for board-level testing
- . Direct memory access and programming capabilities through debug ports
- Flash Patch and Breakpoint (FPB) unit for implementing breakpoints and code patches
- Data Watchpoint and Trace (DWT) unit for implementing watchpoints, data tracing, and system profiling
- . Instrumentation Trace Macrocell (ITM) for support of printf style debugging
- Chip Erase command and status
- Unlimited Flash User page read access
- Cortex-M4 core reset source
- CRC32 of any memory accessible through the bus matrix
- Debugger Hot Plugging

### 8.2 Overview

Debug and test features are made available to external tools by:

- The Enhanced Debug Port (EDP) embedding:
  - a Serial Wire Debug Port (SW-DP) part of the ARM coresight architecture
  - an IEEE 1149.1 JTAG Debug Debug Port (JTAG-DP) part of the ARM coresight architecture
  - a supplementary IEEE 1149.1 JTAG TAP machine that implements the boundary scan feature
- The System Manager Acces Port (SMAP) providing unlimited flash User page read access, CRC32 of any memory accessible through the bus matrix and Cortex-M4 core reset services
- The AHB Access Port (AHB-AP) providing Direct memory access, programming capabilities and standard debugging functions
- The Instrumentation Trace macrocell part of the ARM coresight architecture

For more information on ARM debug components, please refer to:

- ARMv7-M Architecture Reference Manual
- ARM Debug Interface v5.1 Architecture Specification document
- ARM CoreSight Architecture Specification
- ARM ETM Architecture Specification v3.5
- ARM Cortex-M4 Technical Reference Manual

# 8.3 Block diagram

Figure 8-1. Debug and Test Block Diagram



note: Boxes with a plain corner are SAM4L specific.

# 8.4 I/O Lines Description

Refer to Section 1.1.4 "I/O Lines Description" on page 4.

### 8.5 Product dependencies

#### 8.5.1 I/O Lines

Refer to Section 1.1.5.1 "I/O Lines" on page 5.

#### 8.5.2 Power management

Refer to Section 1.1.5.2 "Power Management" on page 5.

### 8.5.3 Clocks

Refer to Section 1.1.5.3 "Clocks" on page 5.

### 8.6 Core debug

Figure 8-2 shows the Debug Architecture used in the SAM4L. The Cortex-M4 embeds four functional units for debug:

- FPB (Flash Patch Breakpoint)
- DWT (Data Watchpoint and Trace)
- ITM (Instrumentation Trace Macrocell)
- TPIU (Trace Port Interface Unit)

The debug architecture information that follows is mainly dedicated to developers of SWJ-DP Emulators/Probes and debugging tool vendors for Cortex-M4 based microcontrollers. For further details on SWJ-DP see the Cortex-M4 technical reference manual.

Figure 8-2. Debug Architecture



### 8.6.1 FPB (Flash Patch Breakpoint)

The FPB:

- · Implements hardware breakpoints
- Patches (on the fly) code and data being fetched by the Cortex-M4 core from code space with data in the system space. Definition of code and system spaces can be found in the System Address Map section of the ARMv7-M Architecture Reference Manual.

The FPB unit contains:

- Two literal comparators for matching against literal loads from Code space, and remapping to a corresponding area in System space.
- Six instruction comparators for matching against instruction fetches from Code space and remapping to a corresponding area in System space.
- Alternatively, comparators can also be configured to generate a Breakpoint instruction to the processor core on a match.

### 8.6.2 DWT (Data Watchpoint and Trace)

The DWT contains four comparators which can be configured to generate the following:

- · PC sampling packets at set intervals
- PC or Data watchpoint packets
- · Watchpoint event to halt core

The DWT contains counters for the items that follow:

- Clock cycle (CYCCNT)
- Folded instructions
- · Load Store Unit (LSU) operations
- Sleep Cycles
- CPI (all instruction cycles except for the first cycle)
- Interrupt overhead

### 8.6.3 ITM (Instrumentation Trace Macrocell)

The ITM is an application driven trace source that supports printf style debugging to trace Operating System (OS) and application events, and emits diagnostic system information. The ITM emits trace information as packets which can be generated by three different sources with several priority levels:

- **Software trace**: This can be done thanks to the printf style debugging. For more information, refer to Section "How to Configure the ITM:".
- Hardware trace: The ITM emits packets generated by the DWT.
- **Time stamping**: Timestamps are emitted relative to packets. The ITM contains a 21-bit counter to generate the timestamp.

#### How to Configure the ITM:

The following example describes how to output trace data in asynchronous trace mode.

- Configure the TPIU for asynchronous trace mode (refer to Section "5.4.3. How to Configure the TPIU")
- Enable the write accesses into the ITM registers by writing "0xC5ACCE55" into the Lock Access Register (Address: 0xE0000FB0)
- Write 0x00010015 into the Trace Control Register:
  - Enable ITM
  - Enable Synchronization packets
  - Enable SWO behavior



- Fix the ATB ID to 1
- Write 0x1 into the Trace Enable Register:
  - Enable the Stimulus port 0
- Write 0x1 into the Trace Privilege Register:
  - Stimulus port 0 only accessed in privileged mode (Clearing a bit in this register will
    result in the corresponding stimulus port being accessible in user mode.)
- Write into the Stimulus port 0 register: TPIU (Trace Port Interface Unit)

The TPIU acts as a bridge between the on-chip trace data and the Instruction Trace Macrocell (ITM).

The TPIU formats and transmits trace data off-chip at frequencies asynchronous to the core.

### Asynchronous Mode:

The TPIU is configured in asynchronous mode, trace data are output using the single TRAC-ESWO pin. The TRACESWO signal is multiplexed with the TDO signal of the JTAG Debug Port. As a consequence, asynchronous trace mode is only available when the Serial Wire Debug mode is selected since TDO signal is used in JTAG debug mode.

Two encoding formats are available for the single pin output:

- · Manchester encoded stream. This is the reset value.
- NRZ\_based UART byte structure

### 5.4.3. How to Configure the TPIU

This example only concerns the asynchronous trace mode.

- Set the TRCENA bit to 1 into the Debug Exception and Monitor Register (0xE000EDFC) to enable the use of trace and debug blocks.
- Write 0x2 into the Selected Pin Protocol Register
  - Select the Serial Wire Output NRZ
- Write 0x100 into the Formatter and Flush Control Register
- Set the suitable clock prescaler value into the Async Clock Prescaler Register to scale the baud rate of the asynchronous output (this can be done automatically by the debugging tool).

## 8.7 Enhanced Debug Port (EDP)

Rev.: 1.0.0.0

#### 8.7.1 Features

- IEEE1149.1 compliant JTAG debug port
- Serial Wire Debug Port
- . Boundary-Scan chain on all digital pins for board-level testing
- Debugger Hot-Plugging
- SMAP core reset request source

#### 8.7.2 Overview

The enhanced debug port embeds a standard ARM debug port plus some specific hardware intended for testability and activation of the debug port features. All the information related to the ARM Debug Interface implementation can be found in the ARM Debug Interface v5.1 Architecture Specification document.

#### It features:

- A single Debug Port (SWJ-DP), that provides the external physical connection to the interface and supports two DP implementations:
  - the JTAG Debug Port (JTAG-DP)
  - the Serial Wire Debug Port (SW-DP)
- A supplementary JTAG TAP (BSCAN-TAP) connected in parallel with the JTAG-DP that implements the boundary scan instructions detailed in
- A JTAG-FILTER module that monitors TCK and RESET\_N pins to handle specific features like the detection of a debugger hot-plugging and the request of reset of the Cortex-M4 at startup.

The JTAG-FILTER module detects the presence of a debugger. When present, JTAG pins are automatically assigned to the Enhanced Debug Port(EDP). If the SWJ-DP is switched to the SW mode, then TDI and TDO alternate functions are released. The JTAG-FILTER also implements a CPU halt mechanism. When triggered, the Cortex-M4 is maintained under reset after the external reset is released to prevent any system corruption during later programmation operations.

### 8.7.3 Block Diagram

Figure 8-3. Enhanced Debug Port Block Diagram



### 8.7.4 I/O Lines Description

Table 8-1. I/O Lines Description

| Name         | JTAG Debug Port |                   |      | SWD Debug Port              |
|--------------|-----------------|-------------------|------|-----------------------------|
|              | Туре            | Description       | Type | Description                 |
| TCK/SWCLK    | I               | Debug Clock       | I    | Serial Wire Clock           |
| TDI          | I               | Debug Data in     | -    | NA                          |
| TDO/TRACESWO | 0               | Debug Data Out    | 0    | Trace asynchronous Data Out |
| TMS/SWDIO    | I               | Debug Mode Select | I/O  | Serial Wire Input/Output    |
| RESET_N      | I               | Reset             | I    | Reset                       |

### 8.7.5 Product Dependencies

### 8.7.5.1 I/O Lines

The TCK pin is dedicated to the EDP. The other debug port pins default after reset to their GPIO functionality and are automatically reassigned to the JTAG functionalities on detection of a debugger. In serial wire mode, TDI and TDO can be used as GPIO functions. Note that in serial wire mode TDO can be used as a single pin trace output.

### 8.7.5.2 Power Management

When a debugger is present, the connection is kept alive allowing debug operations. As a side effect, the power is never turned off. The hot plugging functionality is always available except when the system is in BACKUP Power Save Mode.

#### 8.7.5.3 Clocks

The SWJ-DP uses the external TCK pin as its clock source. This clock must be provided by the external JTAG master device.

Some of the JTAG Instructions are used to access an Access Port (SMAP or AHB-AP). These instructions require the CPU clock to be running.

If the CPU clock is not present because the CPU is in a Power Save Mode where this clock is not provided, the Power Manager(PM) will automatically restore the CPU clock on detection of a debug access.

The RCSYS clock is used as CPU clock when the external reset is applied to ensure correct Access Port operations.

#### 8.7.6 Module Initialization

This module is enabled as soon as a TCK falling edge is detected when RESET\_N is not asserted (refer to Section 8.7.7 below). Moreover, the module is synchronously reseted as long as the TAP machine is in the TEST\_LOGIC\_RESET (TLR) state. It is advised asserting TMS at least 5 TCK clock periods after the debugger has been detected to ensure the module is in the TLR state prior to any operation. This module also has the ability to maintain the Cortex-M4 under reset (refer to the Section 8.7.8 "SMAP Core Reset Request Source" on page 63).

### 8.7.7 Debugger Hot Plugging

The TCK pin is dedicated to the EDP. After reset has been released, the EDP detects that a debugger has been attached when a TCK falling edge arises.

**Figure 8-4.** Debugger Hot Plugging Detection Timings Diagram



The Debug Port pins assignation is then forced to the EDP function even if they were already assigned to another module. This allows to connect a debugger at any time without reseting the device. The connection is non-intrusive meaning that the chip will continue its execution without being disturbed. The CPU can of course be halted later on by issuing Cortex-M4 OCD features.

### 8.7.8 SMAP Core Reset Request Source

The EDP has the ability to send a request to the SMAP for a Cortex-M4 Core reset. The procedure to do so is to hold TCK low until RESET\_N is released. This mechanism aims at halting the CPU to prevent it from changing the system configuration while the SMAP is operating.

Figure 8-5. SMAP Core Reset Request Timings Diagram



The SMAP can de-assert the core reset request for this operation, refer to Section 2.8.8 "Cortex-M4 Core Reset Source" on page 57.

#### 8.7.9 SWJ-DP

The Cortex-M4 embeds a SWJ-DP Debug port which is the standard CoreSight<sup>™</sup> debug port. It combines Serial Wire Debug Port (SW-DP), from 2 to 3 pins and JTAG debug Port(JTAG-DP), 5 pins.

By default, the JTAG Debug Port is active. If the host debugger wants to switch to the Serial Wire Debug Port, it must provide a dedicated JTAG sequence on TMS/SWDIO and TCK/SWCLK which disables JTAG-DP and enables SW-DP.

When the EDP has been switched to Serial Wire mode, TDO/TRACESWO can be used for trace (for more information refer to the section below). The asynchronous TRACE output (TRACESWO) is multiplexed with TDO. So the asynchronous trace can only be used with SW-DP, not JTAG-DP.

The SWJ-DP provides access to the AHB-AP and SMAP access ports which have the following APSEL value:

Figure 8-6. Access Ports APSEL

| Acces Port (AP) | APSEL |
|-----------------|-------|
| AHB-AP          | 0     |
| SMAP            | 1     |

Refer to the ARM Debug Interface v5.1 Architecture Specification for more details on SWJ-DP.

#### 8.7.10 SW-DP and JTAG-DP Selection Mechanism

After reset, the SWJ-DP is in JTAG mode but it can be switched to the Serial Wire mode. Debug port selection mechanism is done by sending specific **SWDIOTMS** sequence. The JTAG-DP is selected by default after reset.

- Switch from JTAG-DP to SW-DP. The sequence is:
  - Send more than 50 **SWCLKTCK** cycles with **SWDIOTMS** = 1
  - Send the 16-bit sequence on **SWDIOTMS** = 0111100111100111 (0x79E7 MSB first)
  - Send more than 50 SWCLKTCK cycles with SWDIOTMS = 1
- Switch from SWD to JTAG. The sequence is:
  - Send more than 50 **SWCLKTCK** cycles with **SWDIOTMS** = 1
  - Send the 16-bit sequence on **SWDIOTMS** = 001111001111001111 (0x3CE7 MSB first)

Send more than 50 **SWCLKTCK** cycles with **SWDIOTMS** = 1

Note that the BSCAN-TAP is not available when the debug port is switched to Serial Mode. Boundary scan instructions are not available.

#### 8.7.11 JTAG-DP and BSCAN-TAP Selection Mechanism

After the DP has been enabled, the BSCAN-TAP and the JTAG-DP run simultaneously has long as the SWJ-DP remains in JTAG mode. Each TAP captures simultaneously the JTAG instructions that are shifted. If an instruction is recognized by the BSCAN-TAP, then the BSCAN-TAP TDO is selected instead of the SWJ-DP TDO. TDO selection changes dynamically depending on the current instruction held in the BSCAN-TAP instruction register.

### 8.7.12 JTAG Instructions Summary

The implemented JTAG instructions are shown in the table below.

 Table 8-2.
 Implemented JTAG instructions list

| IR instruction value | Instruction    | Description                                                                               | availability<br>when<br>protected | Component                |
|----------------------|----------------|-------------------------------------------------------------------------------------------|-----------------------------------|--------------------------|
| b0000                | EXTEST         | Select boundary-scan chain as data register for testing circuitry external to the device. | yes                               |                          |
| b0001                | SAMPLE_PRELOAD | Take a snapshot of external pin values without affecting system operation.                | yes                               |                          |
| b0100                | INTEST         | Select boundary-scan chain for internal testing of the device.                            | yes                               |                          |
| b0101                | CLAMP          | Bypass device through Bypass register, while driving outputs from boundary-scan register. | yes                               | BSCAN-TAP                |
| b1000                | ABORT          | ARM JTAG-DP Instruction                                                                   | yes                               |                          |
| b1010                | DPACC          | ARM JTAG-DP Instruction                                                                   | yes                               |                          |
| b1011                | APACC          | ARM JTAG-DP Instruction                                                                   | yes                               |                          |
| b1100                | -              | Reserved                                                                                  | yes                               | SWJ-DP<br>(in JTAG mode) |
| b1101                | -              | Reserved                                                                                  | yes                               | ,                        |
| b1110                | IDCODE         | ARM JTAG-DP Instruction                                                                   | yes                               |                          |
| b1111                | BYPASS         | Bypass this device through the bypass register.                                           | yes                               |                          |

### 8.7.13 Security Restrictions

The SAM4L provide a security restrictions mechanism to lock access to the device. The device in the protected state when the Flash Security Bit is set. Refer to section Flash Controller for more details.

When the device is in the protected state the AHB-AP is locked. Full access to the AHB-AP is reenabled when the protected state is released by issuing a Chip Erase command. Note that the protected state will read as programmed only after the system has been reseted.

#### 8.7.13.1 Notation

Table 8-4 on page 66 shows bit patterns to be shifted in a format like "**p01**". Each character corresponds to one bit, and eight bits are grouped together for readability. The least significant bit is always shifted first, and the most significant bit shifted last. The symbols used are shown in Table 8-3.

Table 8-3.Symbol Description

| Symbol | Description                                                                       |
|--------|-----------------------------------------------------------------------------------|
| 0      | Constant low value - always reads as zero.                                        |
| 1      | Constant high value - always reads as one.                                        |
| р      | The chip protected state.                                                         |
| х      | A don't care bit. Any value can be shifted in, and output data should be ignored. |
| е      | An error bit. Read as one if an error occurred, or zero if not.                   |
| b      | A busy bit. Read as one if the SMAP was busy, or zero if it was not.              |
| S      | Startup done bit. Read as one if the system has started-up correctly.             |

In many cases, it is not required to shift all bits through the data register. Bit patterns are shown using the full width of the shift register, but the suggested or required bits are emphasized using **bold** text. I.e. given the pattern "**01010101** xxxxxxxx xxxxxxxx xxxxxxxx", the shift register is 32 bits, but the test or debug unit may choose to shift only 8 bits "**01010101**".

The following describes how to interpret the fields in the instruction description tables:

 Table 8-4.
 Instruction Description

| Instruction     | Description                                                                                                                                                                                               |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IR input value  | Shows the bit pattern to shift into IR in the Shift-IR state in order to select this instruction. The pattern is show both in binary and in hexadecimal form for convenience.  Example: <b>1000</b> (0x8) |
| IR output value | Shows the bit pattern shifted out of IR in the Shift-IR state when this instruction is active.  Example: p00s                                                                                             |

 Table 8-4.
 Instruction Description (Continued)

| Instruction     | Description                                                                                                    |
|-----------------|----------------------------------------------------------------------------------------------------------------|
| DR Size         | Shows the number of bits in the data register chain when this instruction is active. Example: 32 bits          |
| DR input value  | Shows which bit pattern to shift into the data register in the Shift-DR state when this instruction is active. |
| DR output value | Shows the bit pattern shifted out of the data register in the Shift-DR state when this instruction is active.  |

#### 8.7.14 JTAG Instructions

Refer to the ARM Debug Interface v5.1 Architecture Specification for more details on ABORT, DPACC, APACC and IDCODE instructions.

#### 8.7.14.1 EXTEST

This instruction selects the boundary-scan chain as Data Register for testing circuitry external to the chip package. The contents of the latched outputs of the boundary-scan chain is driven out as soon as the JTAG IR-register is loaded with the EXTEST instruction.

Starting in Run-Test/Idle, the EXTEST instruction is accessed the following way:

- 1. Select the IR Scan path.
- 2. In Capture-IR: The IR output value is latched into the shift register.
- 3. In Shift-IR: The instruction register is shifted by the TCK input.
- 4. In Update-IR: The data from the boundary-scan chain is applied to the output pins.
- 5. Return to Run-Test/Idle.
- Select the DR Scan path.
- 7. In Capture-DR: The data on the external pins is sampled into the boundary-scan chain.
- 8. In Shift-DR: The boundary-scan chain is shifted by the TCK input.
- 9. In Update-DR: The data from the scan chain is applied to the output pins.
- 10. Return to Run-Test/Idle.

Table 8-5. EXTEST Details

| Instructions    | Details                                          |
|-----------------|--------------------------------------------------|
| IR input value  | <b>0000</b> (0x0)                                |
| IR output value | p00s                                             |
| DR Size         | Depending on boundary-scan chain, see BSDL-file. |
| DR input value  | Depending on boundary-scan chain, see BSDL-file. |
| DR output value | Depending on boundary-scan chain, see BSDL-file. |

#### 8.7.14.2 SAMPLE PRELOAD

This instruction takes a snap-shot of the input/output pins without affecting the system operation, and pre-loading the scan chain without updating the DR-latch. The boundary-scan chain is selected as Data Register.

Starting in Run-Test/Idle, the Device Identification register is accessed in the following way:

- 1. Select the IR Scan path.
- 2. In Capture-IR: The IR output value is latched into the shift register.
- 3. In Shift-IR: The instruction register is shifted by the TCK input.
- 4. Return to Run-Test/Idle.
- 5. Select the DR Scan path.
- 6. In Capture-DR: The Data on the external pins are sampled into the boundary-scan chain.
- 7. In Shift-DR: The boundary-scan chain is shifted by the TCK input.
- 8. Return to Run-Test/Idle.

**Table 8-6.** SAMPLE\_PRELOAD Details

| Instructions    | Details                                          |
|-----------------|--------------------------------------------------|
| IR input value  | <b>0001</b> (0x1)                                |
| IR output value | p00s                                             |
| DR Size         | Depending on boundary-scan chain, see BSDL-file. |
| DR input value  | Depending on boundary-scan chain, see BSDL-file. |
| DR output value | Depending on boundary-scan chain, see BSDL-file. |

#### 8.7.14.3 INTEST

This instruction selects the boundary-scan chain as Data Register for testing internal logic in the device. The logic inputs are determined by the boundary-scan chain, and the logic outputs are captured by the boundary-scan chain. The device output pins are driven from the boundary-scan chain.

Starting in Run-Test/Idle, the INTEST instruction is accessed the following way:

- 1. Select the IR Scan path.
- In Capture-IR: The IR output value is latched into the shift register.
- 3. In Shift-IR: The instruction register is shifted by the TCK input.
- 4. In Update-IR: The data from the boundary-scan chain is applied to the internal logic inputs.
- 5. Return to Run-Test/Idle.
- 6. Select the DR Scan path.
- 7. In Capture-DR: The data on the internal logic is sampled into the boundary-scan chain.
- 8. In Shift-DR: The boundary-scan chain is shifted by the TCK input.
- 9. In Update-DR: The data from the boundary-scan chain is applied to internal logic inputs.
- 10. Return to Run-Test/Idle.

**Table 8-7.** INTEST Details

| Instructions    | Details                                          |
|-----------------|--------------------------------------------------|
| IR input value  | <b>0100</b> (0x4)                                |
| IR output value | p001                                             |
| DR Size         | Depending on boundary-scan chain, see BSDL-file. |
| DR input value  | Depending on boundary-scan chain, see BSDL-file. |
| DR output value | Depending on boundary-scan chain, see BSDL-file. |

#### 8.7.14.4 CLAMP

42023DS-SAM-03/2013

This instruction selects the Bypass register as Data Register. The device output pins are driven from the boundary-scan chain.

Starting in Run-Test/Idle, the CLAMP instruction is accessed the following way:

- 1. Select the IR Scan path.
- 2. In Capture-IR: The IR output value is latched into the shift register.
- 3. In Shift-IR: The instruction register is shifted by the TCK input.
- 4. In Update-IR: The data from the boundary-scan chain is applied to the output pins.
- 5. Return to Run-Test/Idle.
- 6. Select the DR Scan path.
- 7. In Capture-DR: A logic '0' is loaded into the Bypass Register.
- 8. In Shift-DR: Data is scanned from TDI to TDO through the Bypass register.
- 9. Return to Run-Test/Idle.

Table 8-8. CLAMP Details

| Instructions    | Details           |
|-----------------|-------------------|
| IR input value  | <b>0101</b> (0x5) |
| IR output value | p00s              |
| DR Size         | 1                 |
| DR input value  | х                 |
| DR output value | х                 |

### 8.8 AHB-AP Access Port

The AHB-AP is a Memory Access Port (MEM-AP) as defined in the ARM Debug Interface v5 Architecture Specification. The AHB-AP provides access to all memory and registers in the system, including processor registers through the System Control Space (SCS). System access is independent of the processor status. Either SW-DP or SWJ-DP is used to access the AHB-AP. The AHB-AP is a master into the Bus Matrix. Transactions are made using the AHB-AP programmers model (please refer to the ARM Cortex-M4 Technical Reference Manual), which generates AHB-Lite transactions into the Bus Matrix. The AHB-AP does not perform back-to-back transactions on the bus, so all transactions are non-sequential. The AHB-AP can perform unaligned and bit-band transactions. The Bus Matrix handles these. The AHB-AP transactions are not subject to MPU lookups. AHB-AP transactions bypass the FPB, and so the FPB cannot remap AHB-AP transactions. AHB-AP transactions are little-endian.

Note that while an external reset is applied, AHB-AP accesses are not possible. In addition, access is denied when the protected state is set. In order to discard the protected state, a chip erase operation is necessary.

## 8.9 System Manager Access Port (SMAP)

Rev.: 1.0.0.0

#### 8.9.1 Features

- Chip Erase command and status
- Cortex-M4 core reset source
- 32-bit Cyclic Redundancy check of any memory accessible through the bus matrix
- Unlimited Flash User page read access
- · Chip identification register

#### 8.9.2 Overview

The SMAP provides memory-related services and also Cortex-M4 core reset control to a debugger through the Debug Port. This makes possible to halt the CPU and program the device after reset.

### 8.9.3 Block Diagram

Figure 8-7. SMAP Block Diagram



### 8.9.4 Initializing the Module

The SMAP can be accessed only if the CPU clock is running and the SWJ-DP has been activated by issuing a CDBGPWRUP request. For more details, refer to the ARM Debug Interface v5.1 Architecture Specification.

Then it must be enabled by writing a one to the EN bit of the CR register (CR.EN) before writing or reading other registers. If the SMAP is not enabled it will discard any read or write operation.

### 8.9.5 Stopping the Module

To stop the module, the user must write a one to the DIS bit of the CR register (CR.DIS). All the user interface and internal registers will be cleared and the internal clock will be stopped.

### 8.9.6 Security Considerations

In protected state this module may access sensible information located in the device memories. To avoid any risk of sensible data extraction from the module registers, all operations are non interruptible except by a disable command triggered by writing a one to CR.DIS. Issuing this command clears all the interface and internal registers.

Some registers have some special protection:

- It is not possible to read or write the LENGTH register when the part is protected.
- In addition, when the part is protected and an operation is ongoing, it is not possible to read the ADDR and DATA registers. Once an operation has started, the user has to wait until it has terminated by polling the DONE field in the Status Register (SR.DONE).

### 8.9.7 Chip Erase

The Chip erase operation consists in:

- 1. clearing all the volatile memories in the system
- 2. clearing the whole flash array
- 3. clearing the protected state

No proprietary or sensitive information is left in volatile memories once the protected state is disabled.

This feature is operated by writing a one to the CE bit of the Control Register (CR.CE). When the operation completes, SR.DONE is asserted.

#### 8.9.8 Cortex-M4 Core Reset Source

The SMAP processes the EDP Core hold reset requests (Refer to Section 1.1.8 "SMAP Core Reset Request Source" on page 6). When requested, it instructs the Power Manager to hold the Cortex-M4 core under reset.

The SMAP can de-assert the core reset request if a one is written to the Hold Core Reset bit in the Status Clear Register (SCR.HCR). This has the effect of releasing the CPU from its reset state. To assert again this signal, a new reset sequence with TCK tied low must be issued.

Note that clearing HCR with this module is only possible when it is enabled, for more information refer to Section 8.9.4 "Initializing the Module" on page 71. Also note that asserting RESET\_N automatically clears HCR.

73

#### 8.9.9 Unlimited Flash User Page Read Access

The SMAP can access the User page even if the protected state is set. Prior to operate such an access, the user should check that the module is not busy by checking that SR.STATE is equal to zerp. Once the offset of the word to access inside the page is written in ADDR.ADDR, the read operation can be initiated by writing a one in CR.FSPR. The SR.STATE field will indicate the FSPR state. Addresses written to ADDR.ADDR must be world aligned. Failing to do so will result in unpredictable behavior. The result can be read in the DATA register as soon as SR.DONE rises. The ADDR field is used as an offset in the page, bits outside a page boundary will be silently discarded. The ADDR register is automatically incremented at the end of the read operation making possible to dump consecutive words without writing the next offset into ADDR.ADDR.

## 8.9.10 32-bit Cyclic Redundancy Check (CRC)

The SMAP unit provides support for calculating a Cyclic Redundancy Check (CRC) value for a memory area. The algorithm used is the industry standard CRC32 algorithm using the generator polynomial 0xEDB88320.

# 8.9.10.1 Starting CRC Calculation

To calculate CRC for a memory range, the start address must be written into the ADDR register, and the size of the memory range into the LENGTH register. Both the start address and the length must be word aligned.

The initial value used for the CRC calculation must be written to the DATA register. This value will usually be 0xFFFFFFF, but can be e.g. the result of a previous CRC calculation if generating a common CRC of separate memory blocks.

Once completed, the calculated CRC value can be read out of the DATA register. The read value must be inverted to match standard CRC32 implementations, or kept non-inverted if used as starting point for subsequent CRC calculations.

If the device is in protected state, it is only possible to calculate the CRC of the whole flash array. In most cases this area will be the entire onboard nonvolatile memory. The ADDR, LENGTH, and DATA registers will be forced to predefined values once the CRC operation is started, and user-written values are ignored. This allows the user to verify the contents of a protected device.

The actual test is started by writing a one in CR.CRC. A running CRC operation can be cancelled by disabling the module (write a one in CR.DIS). This has the effect of resetting the module. The module has to be restarted by issuing an enable command (write a one in CR.EN).

#### 8.9.10.2 Interpreting the Results

The user should monitor the SR register (Refer to Section 8.9.11.2 "Status Register" on page 76). When the operation is completed SR.DONE is set. Then the SR.BERR and SR.FAIL must be read to ensure that no bus error nor functional error occured.

# 8.9.11 SMAP User Interface

Table 8-9. SMAP Register Memory Map

| Offset | Register                   | Register Name | Access (unprotected) | Access<br>(protected)               | Reset      |
|--------|----------------------------|---------------|----------------------|-------------------------------------|------------|
| 0x0000 | Control Register           | CR            | Write-Only           | Write-Only (partial) <sup>(2)</sup> | 0x00000000 |
| 0x0004 | Status Register            | SR            | Read-Only            | Read-Only                           | 0x0000000  |
| 0x0008 | Status Clear Register      | SCR           | Write-Only           | Write-Only (partial) <sup>(3)</sup> | 0x00000000 |
| 0x000C | Address Register           | ADDR          | Read/Write           | Read/Write (partial) <sup>(4)</sup> | 0x00000000 |
| 0x0010 | Length Register            | LENGTH        | Read/Write           | denied                              | 0x00000000 |
| 0x0014 | Data Register              | DATA          | Read/Write           | Read/Write (partial) <sup>(4)</sup> | 0x00000000 |
| 0x0028 | VERSION Register           | VERSION       | Read-Only            | Read-Only                           | _(1)       |
| 0x00F0 | Chip ID Register           | CIDR          | Read-Only            | Read-Only                           | _(1)       |
| 0x00F4 | Chip ID Extension Register | EXID          | Read-Only            | Read-Only                           | _(1)       |
| 0x00FC | AP Identification register | IDR           | Read-Only            | Read-Only                           | 0x003E0000 |

Note:

- 1. The reset value for this register is device specific. Refer to the Module Configuration section at the end of this chapter.
- 2. CR.MBIST is ignored
- 3. SCR.HCR is ignored
- 4. Access is not allowed when an operation is ongoing

8.9.11.1 Control Register

Name: CR

Access Type: Write-Only

Offset: 0x00

**Reset Value:** 0x00000000

| 31 | 30 | 29 | 28 | 27   | 26  | 25  | 24 |
|----|----|----|----|------|-----|-----|----|
| -  | -  | -  | -  | -    | -   | -   | -  |
|    |    |    |    |      |     |     |    |
| 23 | 22 | 21 | 20 | 19   | 18  | 17  | 16 |
| -  | -  | -  | -  | -    | -   | -   | -  |
|    |    |    |    |      |     |     |    |
| 15 | 14 | 13 | 12 | 11   | 10  | 9   | 8  |
| -  | -  | 1  | -  | -    | ı   | 1   | -  |
|    |    |    |    |      |     |     |    |
| 7  | 6  | 5  | 4  | 3    | 2   | 1   | 0  |
| -  | -  | -  | CE | FSPR | CRC | DIS | EN |

Writing a zero to a bit in this register has no effect.

#### · CE: Chip Erase

Writing a one to this bit triggers the FLASH Erase All (EA) operation which clears all volatile memories, the whole flash array, the general purpose fuses and the protected state. The Status register DONE field indicates the completion of the operation. Reading this bit always returns 0

#### • FSPR: Flash User Page Read

Writing a one to this bit triggers a read operation in the User page. The word pointed by the ADDR register in the page is read and written to the DATA register. ADDR is post incremented allowing a burst of reads without modifying ADDR. SR.DONE must be read high prior to reading the DATA register.

Reading this bit always returns 0

#### • CRC: Cyclic Redundancy Code

Writing a one triggers a CRC calculation over a memory area defined by the ADDR and LENGTH registers. Reading this bit always returns 0

Note: This feature is restricted while in protected state

#### DIS: Disable

Writing a one to this bit disables the module. Disabling the module resets the whole module immediately.

#### • EN: Enable

Writing a one to this bit enables the module.

8.9.11.2 Status Register

Name: SR

Access Type: Read-Only

Offset: 0x04

**Reset Value:** 0x00000000

| 31 | 30 | 29 | 28  | 27   | 26   | 25    | 24   |
|----|----|----|-----|------|------|-------|------|
| -  | -  | -  | -   | -    |      | STATE |      |
|    |    |    |     |      |      |       | _    |
| 23 | 22 | 21 | 20  | 19   | 18   | 17    | 16   |
| -  | -  | -  | -   | -    | -    | -     | -    |
|    |    |    |     |      |      |       | _    |
| 15 | 14 | 13 | 12  | 11   | 10   | 9     | 8    |
| -  | -  | -  | -   | -    | DBGP | PROT  | EN   |
|    |    |    |     |      |      |       | _    |
| 7  | 6  | 5  | 4   | 3    | 2    | 1     | 0    |
| -  | -  | -  | LCK | FAIL | BERR | HCR   | DONE |

#### STATE: State

| Value | State | Description                     |
|-------|-------|---------------------------------|
| 0     | IDLE  | Idle state                      |
| 1     | CE    | Chip erase operation is ongoing |
| 2     | CRC32 | CRC32 operation is ongoing      |
| 3     | FSPR  | Flash User Page Read            |
| 4-7   | -     | reserved                        |

#### DBGP: Debugger present

- 1: A debugger is present (TCK falling edge detected)
- 0: No debugger is present

#### PROT: Protected

- 1: The protected state is set. The only way to overcome this is to issue a Chip Erase command.
- 0: The protected state is not set

#### EN: Enabled

- 1: The block is in ready for operation
- 0: the block is disabled. Write operations are not possible until the block is enabled by writing a one in CR.EN.
- LCK: Lock
  - 1: An operation could not be performed because chip protected state is on.
  - 0: No security issues have been detected sincle last clear of this bit
- FAIL: Failure
  - 1: The requested operation failed
  - 0: No failure has been detected sincle last clear of this bit
- BERR: Bus Error
  - 1: A bus error occured due to the unability to access part of the requested memory area.



- 0: No bus error has been detected sincle last clear of this bit
- HCR: Hold Core reset
  - 1: The Cortex-M4 core is held under reset
  - 0: The Cortex-M4 core is not held under reset
- DONE: Operation done
  - 1: At least one operation has terminated since last clear of this field
  - 0: No operation has terminated since last clear of this field

8.9.11.3 Status Clear Register

Name: SCR

Access Type: Write-Only

Offset: 0x08

**Reset Value:** 0x00000000

| 31 | 30 | 29 | 28  | 27   | 26   | 25  | 24   |
|----|----|----|-----|------|------|-----|------|
| -  | -  | -  | -   | -    | -    | -   | -    |
|    |    |    |     |      |      |     |      |
| 23 | 22 | 21 | 20  | 19   | 18   | 17  | 16   |
| -  | -  | -  | -   | -    | -    | -   | -    |
|    |    |    |     |      |      |     |      |
| 15 | 14 | 13 | 12  | 11   | 10   | 9   | 8    |
| -  | -  | -  | -   | -    | -    | -   | -    |
|    |    |    |     |      |      |     |      |
| 7  | 6  | 5  | 4   | 3    | 2    | 1   | 0    |
| -  | -  | -  | LCK | FAIL | BERR | HCR | DONE |

Writing a zero to a bit in this register has no effect.

Writing a one to a bit clears the corresponding SR bit

Note: Writing a one to bit HCR while the chip is in protected state has no effect

8.9.11.4 Address Register
Name: ADDR

Access Type: Read/Write

Offset: 0x0C

**Reset Value:** 0x00000000

| 31 | 30   | 29 | 28 | 27 | 26 | 25 | 24 |  |  |  |  |
|----|------|----|----|----|----|----|----|--|--|--|--|
|    | ADDR |    |    |    |    |    |    |  |  |  |  |
|    |      |    |    |    |    |    | _  |  |  |  |  |
| 23 | 22   | 21 | 20 | 19 | 18 | 17 | 16 |  |  |  |  |
|    | ADDR |    |    |    |    |    |    |  |  |  |  |
|    |      |    |    |    |    |    | _  |  |  |  |  |
| 15 | 14   | 13 | 12 | 11 | 10 | 9  | 8  |  |  |  |  |
|    |      |    | AD | DR |    |    |    |  |  |  |  |
|    |      |    |    |    |    |    |    |  |  |  |  |
| 7  | 6    | 5  | 4  | 3  | 2  | 1  | 0  |  |  |  |  |
|    | ADDR |    |    |    |    |    | -  |  |  |  |  |

<sup>•</sup> ADDR: Address Value

Addess values are always world aligned

8.9.11.5 Length Register
Name: LENGTH

Access Type: Read/Write

Offset: 0x10

**Reset Value:** 0x00000000

| 31     | 30     | 29 | 28  | 27  | 26 | 25 | 24 |  |  |  |  |
|--------|--------|----|-----|-----|----|----|----|--|--|--|--|
|        | LENGTH |    |     |     |    |    |    |  |  |  |  |
|        |        |    |     |     |    |    |    |  |  |  |  |
| 23     | 22     | 21 | 20  | 19  | 18 | 17 | 16 |  |  |  |  |
| LENGTH |        |    |     |     |    |    |    |  |  |  |  |
|        |        |    |     |     |    |    |    |  |  |  |  |
| 15     | 14     | 13 | 12  | 11  | 10 | 9  | 8  |  |  |  |  |
|        |        |    | LEN | GTH |    |    |    |  |  |  |  |
|        |        |    |     |     |    |    |    |  |  |  |  |
| 7      | 6      | 5  | 4   | 3   | 2  | 1  | 0  |  |  |  |  |
|        | LENGTH |    |     |     |    |    |    |  |  |  |  |

<sup>•</sup> LENGTH: Length Value, Bits 1-0 are always zero

8.9.11.6 Data Register
Name: DATA

Access Type: Read/Write

Offset: 0x14

**Reset Value:** 0x00000000

| 31   | 30   | 29 | 28 | 27 | 26 | 25 | 24 |  |  |  |
|------|------|----|----|----|----|----|----|--|--|--|
| DATA |      |    |    |    |    |    |    |  |  |  |
|      |      |    |    |    |    |    |    |  |  |  |
| 23   | 22   | 21 | 20 | 19 | 18 | 17 | 16 |  |  |  |
| DATA |      |    |    |    |    |    |    |  |  |  |
|      |      |    |    |    |    |    |    |  |  |  |
| 15   | 14   | 13 | 12 | 11 | 10 | 9  | 8  |  |  |  |
|      |      |    | DA | TA |    |    |    |  |  |  |
|      |      |    |    |    |    |    |    |  |  |  |
| 7    | 6    | 5  | 4  | 3  | 2  | 1  | 0  |  |  |  |
|      | DATA |    |    |    |    |    |    |  |  |  |

<sup>•</sup> DATA: Generic data register

8.9.11.7 Module Version

Name: VERSION

Access Type: Read-Only

Offset: 0x28

Reset Value: -

| 31 | 30      | 29 | 28 | 27      | 26  | 25   | 24 |  |  |  |
|----|---------|----|----|---------|-----|------|----|--|--|--|
| -  | -       | -  | -  | -       | -   | ı    | -  |  |  |  |
|    |         |    |    |         |     |      |    |  |  |  |
| 23 | 22      | 21 | 20 | 19      | 18  | 17   | 16 |  |  |  |
| -  | -       | -  | -  | VARIANT |     |      |    |  |  |  |
|    |         |    |    |         |     |      |    |  |  |  |
| 15 | 14      | 13 | 12 | 11      | 10  | 9    | 8  |  |  |  |
| -  | -       | -  | -  |         | VER | SION |    |  |  |  |
|    |         |    |    |         |     |      |    |  |  |  |
| 7  | 6       | 5  | 4  | 3       | 2   | 1    | 0  |  |  |  |
|    | VERSION |    |    |         |     |      |    |  |  |  |

<sup>•</sup> VARIANT: Variant number

Reserved. No functionality associated.

## • VERSION: Version number

Version number of the module. No functionality associated.

8.9.11.8 Chip Identification Register

Name: CIDR

Access Type: Read-Only

Offset: 0xF0

Reset Value: -

| 31  | 30     | 29   | 28 | 27      | 26 | 25 | 24 |  |
|-----|--------|------|----|---------|----|----|----|--|
| EXT | NVPTYP |      |    |         | AR | СН |    |  |
|     |        |      |    |         |    |    |    |  |
| 23  | 22     | 21   | 20 | 19      | 18 | 17 | 16 |  |
|     | ARCH   |      |    | SRAMSIZ |    |    |    |  |
|     |        |      |    |         |    |    |    |  |
| 15  | 14     | 13   | 12 | 11      | 10 | 9  | 8  |  |
|     | NVF    | SIZ2 |    | NVPSIZ  |    |    |    |  |
|     |        |      |    |         |    |    |    |  |
| 7   | 6      | 5    | 4  | 3       | 2  | 1  | 0  |  |
|     | EPROC  |      |    | VERSION |    |    |    |  |

Note: Refer to section CHIPID for more information on this register.

8.9.11.9 Chip Identification Extension Register

Name: EXID

Access Type: Read-Only

Offset: 0xF4

Reset Value: -

| 31   | 30   | 29 | 28 | 27 | 26 | 25 | 24 |  |  |  |
|------|------|----|----|----|----|----|----|--|--|--|
| EXID |      |    |    |    |    |    |    |  |  |  |
|      |      |    |    |    |    |    |    |  |  |  |
| 23   | 22   | 21 | 20 | 19 | 18 | 17 | 16 |  |  |  |
| EXID |      |    |    |    |    |    |    |  |  |  |
|      |      |    |    |    |    |    | _  |  |  |  |
| 15   | 14   | 13 | 12 | 11 | 10 | 9  | 8  |  |  |  |
|      |      |    | EX | ID |    |    |    |  |  |  |
|      |      |    |    |    |    |    |    |  |  |  |
| 7    | 6    | 5  | 4  | 3  | 2  | 1  | 0  |  |  |  |
|      | EXID |    |    |    |    |    |    |  |  |  |

Note: Refer to section CHIPID for more information on this register.

8.9.11.10 Identification Register

Name: IDR

Access Type: Read-Only

Offset: 0xFC

Reset Value: -

| 31 | 30   | 29   | 28   | 27    | 26 | 25 | 24   |
|----|------|------|------|-------|----|----|------|
|    | REVI | SION |      |       | С  | С  |      |
|    |      |      |      |       |    |    |      |
| 23 | 22   | 21   | 20   | 19    | 18 | 17 | 16   |
|    |      |      | IC   |       |    |    | CLSS |
|    |      |      |      |       |    |    |      |
| 15 | 14   | 13   | 12   | 11    | 10 | 9  | 8    |
|    |      |      | Rese | rved  |    |    |      |
|    |      |      |      |       |    |    |      |
| 7  | 6    | 5    | 4    | 3     | 2  | 1  | 0    |
|    | APID |      |      | APIDV |    |    |      |

• REVISION: Revision

• CC: JEP-106 Continuation Code

Atmel continuation code is 0x0

• IC: JEP-106 Identity Code

Atmel identification code is 0x1F

• CLSS: Class

0: This AP is not a Memory Access Port1: This AP is a Memory Access Port

• APID: AP Identification

• APIDV: AP Identification Variant

For more information about this register, refer to the ARM Debug Interface v5.1 Architecture Specification document.

# 8.10 Available Features in Protected State

 Table 8-10.
 Features availablility when in protected state

| Feature                                               | Provider | Availability when protected                    |
|-------------------------------------------------------|----------|------------------------------------------------|
| Hot plugging                                          | EDP      | yes                                            |
| System bus R/W Access                                 | AHB-AP   | no                                             |
| Flash User Page read access                           | SMAP     | yes                                            |
| Core Hold Reset clear from the SMAP interface         | SMAP     | no                                             |
| CRC32 of any memory accessible through the bus matrix | SMAP     | restricted (limited to the entire flash array) |
| Chip Erase                                            | SMAP     | yes                                            |
| IDCODE                                                | SMAP     | yes                                            |

# 8.11 Functional Description

# 8.11.1 Debug Environment

Figure 8-8 shows a complete debug environment example. The SWJ-DP interface is used for standard debugging functions, such as downloading code and single-stepping through the program and viewing core and peripheral registers.

Figure 8-8. Application Debug Environment Example



#### 8.11.2 Test Environment

Figure 8-9 shows a test environment example (JTAG Boundary scan). Test vectors are sent and interpreted by the tester. In this example, the "board in test" is designed using a number of JTAG-compliant devices. These devices can be connected to form a single scan chain.

88



Figure 8-9. Application Test Environment Example

#### 8.11.3 How to initialize test and debug features

To enable the JTAG pins a falling edge event must be detected on the TCK pin at any time after the RESET\_N pin is released.

Certain operations requires that the system is prevented from running code after reset is released. This is done by holding low the TCK pin after the RESET\_N is released. This makes the SMAP assert the core\_hold\_reset signal that hold the Cortex-M4 core under reset.

To make the CPU run again, clear the CHR bit in the Status Register (SR.CHR) to de-assert the core\_hold\_reset signal. Independent of the initial state of the TAP Controller, the Test-Logic-Reset state can always be entered by holding TMS high for 5 TCK clock periods. This sequence should always be applied at the start of a JTAG session and after enabling the JTAG pins to bring the TAP Controller into a defined state before applying JTAG commands. Applying a 0 on TMS for 1 TCK period brings the TAP Controller to the Run-Test/Idle state, which is the starting point for JTAG operations.

#### 8.11.4 How to disable test and debug features

To disable the JTAG pins the TCK pin must be held high while RESET\_N pin is released.

# 8.11.5 Typical JTAG sequence

Assuming Run-Test/Idle is the present state, a typical scenario for using the JTAG interface is:

#### 8.11.5.1 Scanning in JTAG instruction

At the TMS input, apply the sequence 1, 1, 0, 0 at the rising edges of TCK to enter the Shift Instruction Register - Shift-IR state. While in this state, shift the 4 bits of the JTAG instructions into the JTAG instruction register from the TDI input at the rising edge of TCK. The TMS input must be held low during input of the 4 LSBs in order to remain in the Shift-IR state. The JTAG Instruction selects a particular Data Register as path between TDI and TDO and controls the circuitry surrounding the selected Data Register.

Apply the TMS sequence 1, 1, 0 to re-enter the Run-Test/Idle state. The instruction is latched onto the parallel output from the shift register path in the Update-IR state. The Exit-IR, Pause-IR, and Exit2-IR states are only used for navigating the state machine.

Figure 8-10. Scanning in JTAG instruction



#### 8.11.5.2 Scanning in/out data

At the TMS input, apply the sequence 1, 0, 0 at the rising edges of TCK to enter the Shift Data Register - Shift-DR state. While in this state, upload the selected Data Register (selected by the present JTAG instruction in the JTAG Instruction Register) from the TDI input at the rising edge of TCK. In order to remain in the Shift-DR state, the TMS input must be held low. While the Data Register is shifted in from the TDI pin, the parallel inputs to the Data Register captured in the Capture-DR state is shifted out on the TDO pin.

Apply the TMS sequence 1, 1, 0 to re-enter the Run-Test/Idle state. If the selected Data Register has a latched parallel-output, the latching takes place in the Update-DR state. The Exit-DR, Pause-DR, and Exit2-DR states are only used for navigating the state machine.

As shown in the state diagram, the Run-Test/Idle state need not be entered between selecting JTAG instruction and using Data Registers.

#### 8.11.6 Boundary-Scan

The Boundary-Scan chain has the capability of driving and observing the logic levels on the digital I/O pins, as well as the boundary between digital and analog logic for analog circuitry having off-chip connections. At system level, all ICs having JTAG capabilities are connected serially by the TDI/TDO signals to form a long shift register. An external controller sets up the devices to drive values at their output pins, and observe the input values received from other devices. The controller compares the received data with the expected result. In this way, Boundary-Scan provides a mechanism for testing interconnections and integrity of components on Printed Circuits Boards by using the 4 TAP signals only.

The four IEEE 1149.1 defined mandatory JTAG instructions IDCODE, BYPASS, SAMPLE/PRE-LOAD, and EXTEST can be used for testing the Printed Circuit Board. Initial scanning of the data register path will show the ID-code of the device, since IDCODE is the default JTAG instruction. It may be desirable to have the device in reset during test mode. If not reset, inputs to the device may be determined by the scan operations, and the internal software may be in an undetermined state when exiting the test mode. Entering reset, the outputs of any Port Pin will instantly enter the high impedance state, making the HIGHZ instruction redundant. If needed, the BYPASS instruction can be issued to make the shortest possible scan chain through the device. The device can be set in the reset state by pulling the external RESET\_N pin low.

The EXTEST instruction is used for sampling external pins and loading output pins with data. The data from the output latch will be driven out on the pins as soon as the EXTEST instruction is loaded into the JTAG IR-register. Therefore, the SAMPLE/PRELOAD should also be used for setting initial values to the scan ring, to avoid damaging the board when issuing the EXTEST

instruction for the first time. SAMPLE/PRELOAD can also be used for taking a snapshot of the external pins during normal operation of the part.

When using the JTAG interface for Boundary-Scan, the JTAG TCK clock is independent of the internal chip clock, which is not required to run.

**NOTE:** For pins connected to 5V lines care should be taken to not drive the pins to a logic one using boundary scan, as this will create a current flowing from the 3,3V driver to the 5V pullup on the line. Optionally a series resistor can be added between the line and the pin to reduce the current.

#### 8.11.7 Flash Programming typical procedure

Flash programming is performed by operating Flash controller commands. The Flash controller is connected to the system bus matrix and is then controllable from the AHP-AP. The AHB-AP cannot write the FLASH page buffer while the core\_hold\_reset is asserted. The AHB-AP cannot be accessed when the device is in protected state. It is important to ensure that the CPU is halted prior to operating any flash programming operation to prevent it from corrupting the system configuration. The recommended sequence is shown below:

- 1. At power up, RESET\_N is driven low by a debugger. The on-chip regulator holds the system in a POR state until the input supply is above the POR threshold. The system continues to be held in this static state until the internally regulated supplies have reached a safe operating.
- 2. PM starts, clocks are switched to the slow clock (Core Clock, System Clock, Flash Clock, and any Bus Clocks that do not have clock gate control). Internal resets are maintained due to the external reset.
  - The Debug Port (DP) and Access Ports (AP) receives a clock and leave the reset state.
- 3. The debugger maintains a low level on TCK and release RESET\_N.
  - The SMAP asserts the core\_hold\_reset signal
- 4. The Cortex-M4 core remains in reset state, meanwhile the rest of the system is released.
- 5. The debugger then configures the NVIC to catch the Cortex-M4 core reset vector fetch. For more information on how to program the NVIC, refer to the ARMv7-M Architecture Reference Manual.
- 6. The debugger writes a one in the SMAP SCR.HCR to release the Cortex-M4 core reset to make the system bus matrix accessible from the AHB-AP.
- 7. The Cortex-M4 core initializes the SP, then read the exception vector and stalls
- 8. Programming is available through the AHB-AP
- 9. After operation is completed, the chip can be restarted either by asserting RESET\_N or switching power off/on or clearing SCR.HCR. Make sure that the TCK pin is high when releasing RESET\_N not to halt the core.

#### 8.11.8 Chip erase typical procedure

The chip erase operation is triggered by writing a one in the CE bit in the Control Register (CR.CE). This clears first all volatile memories in the system and second the whole flash array. Note that the User page is not erased in this process. To ensure that the chip erase operation is completed, check the DONE bit in the Status Register (SR.DONE). Also note that the chip erase operation depends on clocks and power management features that can be altered by the CPU. It is important to ensure that it is stopped. The recommended sequence is shown below:

- At power up, RESET\_N is driven low by a debugger. The on-chip regulator holds the system in a POR state until the input supply is above the POR threshold. The system continues to be held in this static state until the internally regulated supplies have reached a safe operating.
- PM starts, clocks are switched to the slow clock (Core Clock, System Clock, Flash Clock, and any Bus Clocks that do not have clock gate control). Internal resets are maintained due to the external reset.
  - The debug port and access ports receives a clock and leave the reset state
- 3. The debugger maintains a low level on TCK and release RESET\_N.
  - The SMAP asserts the core\_hold\_reset signal
- 4. The Cortex-M4 core remains in reset state, meanwhile the rest of the system is released.
- The Chip erase operation can be performed by issuing the SMAP Chip Erase command. In this case:
  - volatile memories are cleared first
  - followed by the clearing of the flash array
  - followed by the clearing of the protected state
- 6. After operation is completed, the chip must be restarted by either controling RESET\_N or switching power off/on. Make sure that the TCK pin is high when releasing RESET\_N not to halt the core.

#### 8.11.9 Setting the protected state

This is done by issuing a specific flash controller command, for more information, refer to the Flash Controller chapter and to section 8.11.7Flash Programming typical procedure90. The protected state is defined by a highly secure Flash builtin mechanism. Note that for this programmation to propagate, it is required to reset the chip.

# 9. Electrical Characteristics

# 9.1 Absolute Maximum Ratings\*

**Table 9-1.** Absolute Maximum Ratings

| Operating temperature40°C to +85°C                                          |
|-----------------------------------------------------------------------------|
| Storage temperature60°C to +150°C                                           |
| Voltage on input pins with respect to ground0.3V to $V_{VDD}^{\ (1)}$ +0.3V |
| Total DC output current on all I/O pins VDDIO                               |
| Total DC output current on all I/O pins VDDIN100 mA                         |
| Total DC output current on all I/O pins VDDANA50 mA                         |
| Maximum operating voltage VDDIO, VDDIN 3.6V                                 |

\*NOTICE:

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# 9.2 Supply Characteristics

The following characteristics are applicable to the operating temperature range:  $T_A = -40^{\circ}\text{C}$  to 85°C, unless otherwise specified and are valid for a junction temperature up to  $T_J = 100^{\circ}\text{C}$ . refer to Section 6. "Power and Startup Considerations" on page 39

 Table 9-2.
 Supply Characteristics

|                                            |                                       | Voltage |     |      |
|--------------------------------------------|---------------------------------------|---------|-----|------|
| Symbol                                     | Conditions                            | Min     | Max | Unit |
| V <sub>VDDIO</sub> ,                       | PS1 (FCPU<=12MHz)<br>Linear mode      | 1.68    |     |      |
| V <sub>VDDIN,</sub><br>V <sub>VDDANA</sub> | PS0 & PS2 (FCPU>12MHz)<br>Linear mode | 1.8     | 3.6 | V    |
|                                            | Switching mode                        | 2.0 (1) |     |      |

<sup>1.</sup> Below 2.3V, linear mode is more power efficient than switching mode.

<sup>1.</sup> V<sub>VDD</sub> corresponds to either V<sub>VDDIN</sub> or V<sub>VDDIO</sub>, depending on the supply for the pin. Refer to Section 3-4 on page 11 for details

**Table 9-3.** Supply Rise Rates and Order (1)

|                     |                                                  |     | Rise Rate |                                                            |  |  |
|---------------------|--------------------------------------------------|-----|-----------|------------------------------------------------------------|--|--|
| Symbol              | Parameter                                        | Max | Unit      | Comment                                                    |  |  |
| V <sub>VDDIO</sub>  | DC supply peripheral I/Os                        | 2.5 | V/µs      |                                                            |  |  |
| V <sub>VDDIN</sub>  | DC supply peripheral I/Os and internal regulator | 2.5 | V/µs      | Slower rise time requires external power-on reset circuit. |  |  |
| V <sub>VDDANA</sub> | Analog supply voltage                            | 2.5 | V/µs      | Rise together with VDDCORE                                 |  |  |

<sup>1.</sup> These values are based on simulation. These values are not covered by test limits in production.

94

# 9.3 Maximum Clock Frequencies

42023DS-SAM-03/2013

**Table 9-4.** Maximum Clock Frequencies in Power Scaling Mode 0/2 and RUN Mode (1)

| Symbol              | Parameter              | Description                                                          | Max | Units |
|---------------------|------------------------|----------------------------------------------------------------------|-----|-------|
| f <sub>CPU</sub>    | CPU clock frequency    |                                                                      | 48  |       |
| f <sub>PBA</sub>    | PBA clock frequency    |                                                                      | 48  |       |
| f <sub>PBB</sub>    | PBB clock frequency    |                                                                      | 48  |       |
| f <sub>PBC</sub>    | PBC clock frequency    |                                                                      | 48  |       |
| f <sub>PBD</sub>    | PBD clock frequency    |                                                                      | 48  |       |
| f <sub>GCLK0</sub>  | GCLK0 clock frequency  | DFLLIF main reference, GCLK0 pin                                     | 50  |       |
| f <sub>GCLK1</sub>  | GCLK1 clock frequency  | DFLLIF dithering and SSG reference, GCLK1 pin                        | 50  |       |
| f <sub>GCLK2</sub>  | GCLK2 clock frequency  | AST, GCLK2 pin                                                       | 20  |       |
| f <sub>GCLK3</sub>  | GCLK3 clock frequency  | CATB, GCLK3 pin                                                      | 50  |       |
| f <sub>GCLK4</sub>  | GCLK4 clock frequency  | FLO and AESA                                                         | 50  |       |
| f <sub>GCLK5</sub>  | GCLK5 clock frequency  | GLOC, TC0 and RC32KIFB_REF                                           | 80  |       |
| f <sub>GCLK6</sub>  | GCLK6 clock frequency  | ABDACB and IISC                                                      | 50  | MHz   |
| f <sub>GCLK7</sub>  | GCLK7 clock frequency  | USBC                                                                 | 50  |       |
| f <sub>GCLK8</sub>  | GCLK8 clock frequency  | TC1 and PEVC[0]                                                      | 50  |       |
| f <sub>GCLK9</sub>  | GCLK9 clock frequency  | PLL0 and PEVC[1]                                                     | 50  |       |
| f <sub>GCLK10</sub> | GCLK10 clock frequency | ADCIFE                                                               | 50  |       |
| f <sub>GCLK11</sub> | GCLK11 clock frequency | Master generic clock. Can be used as source for other generic clocks | 150 |       |
|                     | 0000 1 11              | Oscillator 0 in crystal mode                                         | 30  |       |
| f <sub>osco</sub>   | OSC0 output frequency  | Oscillator 0 in digital clock mode                                   | 50  |       |
| f <sub>PLL</sub>    | PLL output frequency   | Phase Locked Loop                                                    | 240 |       |
| f <sub>DFLL</sub>   | DFLL output frequency  | Digital Frequency Locked Loop                                        | 220 |       |
| f <sub>RC80M</sub>  | RC80M output frequency | Internal 80MHz RC Oscillator                                         | 80  |       |

<sup>1.</sup> These parameters are based on simulation in the following conditions: temperature = -40°C to 85°C.

**Table 9-5.** Maximum Clock Frequencies in Power Scaling Mode 1 and RUN Mode <sup>(1)</sup>

| Symbol              | Parameter              | Description                                                          | Max  | Units |
|---------------------|------------------------|----------------------------------------------------------------------|------|-------|
| f <sub>CPU</sub>    | CPU clock frequency    |                                                                      | 12   |       |
| f <sub>PBA</sub>    | PBA clock frequency    |                                                                      | 12   |       |
| f <sub>PBB</sub>    | PBB clock frequency    |                                                                      | 12   |       |
| f <sub>PBC</sub>    | PBC clock frequency    |                                                                      | 12   |       |
| f <sub>PBD</sub>    | PBD clock frequency    |                                                                      | 12   |       |
| f <sub>GCLK0</sub>  | GCLK0 clock frequency  | DFLLIF main reference, GCLK0 pin                                     | 16.6 |       |
| f <sub>GCLK1</sub>  | GCLK1 clock frequency  | DFLLIF dithering and SSGreference, GCLK1 pin                         | 16.6 |       |
| f <sub>GCLK2</sub>  | GCLK2 clock frequency  | AST, GCLK2 pin                                                       | 6.6  |       |
| f <sub>GCLK3</sub>  | GCLK3 clock frequency  | CATB, GCLK3 pin                                                      | 17.3 |       |
| f <sub>GCLK4</sub>  | GCLK4 clock frequency  | FLO and AESA                                                         | 16.6 |       |
| f <sub>GCLK5</sub>  | GCLK5 clock frequency  | GLOC, TC0 and RC32KIFB_REF                                           | 26.6 |       |
| f <sub>GCLK6</sub>  | GCLK6 clock frequency  | ABDACB and IISC                                                      | 16.6 | MHz   |
| f <sub>GCLK7</sub>  | GCLK7 clock frequency  | USBC                                                                 | 16.6 |       |
| f <sub>GCLK8</sub>  | GCLK8 clock frequency  | TC1 and PEVC[0]                                                      | 16.6 |       |
| f <sub>GCLK9</sub>  | GCLK9 clock frequency  | PLL0 and PEVC[1]                                                     | 16.6 |       |
| f <sub>GCLK10</sub> | GCLK10 clock frequency | ADCIFE                                                               | 16.6 |       |
| f <sub>GCLK11</sub> | GCLK11 clock frequency | Master generic clock. Can be used as source for other generic clocks | 51.2 |       |
|                     | 0000                   | Oscillator 0 in crystal mode                                         | 16   |       |
| f <sub>osco</sub>   | OSC0 output frequency  | Oscillator 0 in digital clock mode                                   | 16   |       |
| f <sub>PLL</sub>    | PLL output frequency   | Phase Locked Loop                                                    | N/A  |       |
| f <sub>DFLL</sub>   | DFLL output frequency  | Digital Frequency Locked Loop                                        | N/A  |       |
| f <sub>RC80M</sub>  | RC80M output frequency | Internal 80MHz RC Oscillator                                         | N/A  |       |

<sup>1.</sup> These parameters are based on simulation in the following conditions:  $T_A = -40$ °C to 85°C.

# 9.4 Power Consumption

# 9.4.1 Power Scaling 0 and 2

The values in Table 9-6 are measured values of power consumption under the following conditions, except where noted:

- Operating conditions for power scaling mode 0 and 2
  - $-V_{VDDIN} = 3.3V$
  - Power Scaling mode 0 is used for CPU frequencies under 36MHz
  - Power Scaling mode 2 is used for CPU frequencies above 36MHz

- Wake up time from low power modes is measured from the edge of the wakeup signal to the first instruction fetched in flash.
- Oscillators
  - OSC0 (crystal oscillator) stopped
  - OSC32K (32kHz crystal oscillator) running with external 32kHz crystal
  - DFLL using OSC32K as reference and running at 48MHz
- Clocks
  - DFLL used as main clock source
  - CPU, AHB clocks undivided
  - APBC and APBD clocks divided by 4
  - APBA and APBB bridges off
  - The following peripheral clocks running
  - PM, SCIF, AST, FLASHCALW, APBC and APBD bridges
  - All other peripheral clocks stopped
- I/Os are inactive with internal pull-up
- CPU is running on flash with 1 wait state
- Low power cache enabled
- BOD18 and BOD33 disabled

Table 9-6. Current consumption and Wakeup time for power scaling mode 0 and 2

| Mode | Conditions                        | T <sub>A</sub> | Typical<br>Wakeup Time <sup>(1)</sup> | Typ <sup>(2)</sup> | Max <sup>(2)</sup> | Unit       |
|------|-----------------------------------|----------------|---------------------------------------|--------------------|--------------------|------------|
|      | CPU running a Fibonacci algorithm | 25°C           | N/A                                   | 296                | 326                |            |
|      | Linear mode                       | 85°C           | IN/A                                  | 300                | 332                |            |
|      | CPU running a CoreMark algorithm  | 25°C           | N/A                                   | 320                | 377                |            |
| DUN  | Linear mode                       | 85°C           |                                       | 326                | 380                | 0 /0 41 1— |
| RUN  | CPU running a Fibonacci algorithm | 25°C           | N/A                                   | 177                | 198                | μΑ/MHz     |
|      | Switching mode                    | 85°C           |                                       | 179                | 200                |            |
|      | CPU running a CoreMark algorithm  | 25°C           | N/A                                   | 186                | 232                |            |
|      | Switching mode                    | 85°C           |                                       | 195                | 239                |            |

Table 9-6. Current consumption and Wakeup time for power scaling mode 0 and 2

| Mode      | Conditions                                 | T <sub>A</sub> | Typical<br>Wakeup Time <sup>(1)</sup>                                | Typ <sup>(2)</sup> | Max <sup>(2)</sup> | Unit |
|-----------|--------------------------------------------|----------------|----------------------------------------------------------------------|--------------------|--------------------|------|
| CI EEDO   | Cuitakina mada                             | 25°C           | 9 * Main clock                                                       | 3817               | 4033               |      |
| SLEEP0    | Switching mode                             | 85°C           | cycles                                                               | 3934               | 4174               |      |
| CLEED4    | Suitaking made                             | 25°C           | 9 * Main clock<br>cycles + 500ns<br>9 * Main clock<br>cycles + 500ns | 2341               | 2477               |      |
| SLEEP1    | Switching mode                             | 85°C           |                                                                      | 2437               | 2585               |      |
| SLEEP2    | Suitaking made                             | 25°C           |                                                                      | 1758               | 1862               |      |
| SLEEP2    | Switching mode                             | 85°C           |                                                                      | 1847               | 1971               |      |
| SLEEP3    | Linear mode                                |                |                                                                      | 51                 | 60                 |      |
| NA/A IT   | OSC32K and AST running Fast wake-up enable | 4.500          | 5.9                                                                  | 8.7                | μΑ                 |      |
| WAIT      | OSC32K and AST stopped Fast wake-up enable |                | 1.5µs                                                                | 4.7                | 7.6                |      |
| RETENTION | OSC32K running<br>AST running at 1kHz      | 25°C           | 1.5µs                                                                | 3.1                | 5.1                |      |
|           | AST and OSC32K stopped                     |                |                                                                      | 2.2                | 4.2                |      |
| BACKUP    | OSC32K running<br>AST running at 1kHz      |                |                                                                      | 1.5                | 3.1                |      |
|           | AST and OSC32K stopped                     |                |                                                                      | 0.9                | 1.7                |      |

<sup>1.</sup> These values are based on simulation. These values are not covered by test limits in production or characterization.

#### 9.4.2 Power Scaling 1

The values in Table 34-7 are measured values of power consumption under the following conditions, except where noted:

- Operating conditions for power scaling mode 1
  - $-V_{VDDIN} = 3.3V$
- Wake up time from low power modes is measured from the edge of the wakeup signal to the first instruction fetched in flash.
- Oscillators
  - OSC0 (crystal oscillator) and OSC32K (32kHz crystal oscillator) stopped
  - RCFAST Running at 12MHz
- Clocks
  - RCFAST used as main clock source
  - CPU, AHB clocks undivided
  - APBC and APBD clocks divided by 4
  - APBA and APBB bridges off
  - The following peripheral clocks running
  - PM, SCIF, AST, FLASHCALW, APBC and APBD bridges
  - All other peripheral clocks stopped

<sup>2.</sup> These values are based on characterization. These values are not covered by test limits in production.

- I/Os are inactive with internal pull-up
- CPU is running on flash with 1 wait state
- Low power cache enabled
- BOD18 and BOD33 disabled

Table 9-7. Current consumption and Wakeup time for power scaling mode 1

| Mode      | Conditions                                 | T <sub>A</sub> | Typical<br>Wakeup Time <sup>(1)</sup> | Typ <sup>(2)</sup> | Max <sup>(2)</sup> | Unit   |
|-----------|--------------------------------------------|----------------|---------------------------------------|--------------------|--------------------|--------|
|           | CPU running a Fibonacci algorithm          | 25°C           | N1/A                                  | 205                | 224                |        |
|           | Linear mode                                | 85°C           | N/A                                   | 212                | 231                |        |
| RUN       | CPU running a CoreMark algorithm           | 25°C           | N/A                                   | 213                | 244                |        |
|           | Linear mode                                | 85°C           |                                       | 230                | 270                |        |
|           | CPU running a Fibonacci algorithm          | 25°C           | N/A                                   | 95                 | 112                | μA/MHz |
|           | Switching mode                             | 85°C           |                                       | 100                | 119                |        |
|           | CPU running a CoreMark algorithm           | 25°C           | N/A                                   | 100                | 128                |        |
|           | Switching mode                             | 85°C           |                                       | 107                | 138                |        |
| CLEEDO    | Custohia susa da                           | 25°C           | 9 * Main clock                        | 527                | 627                |        |
| SLEEP0    | Switching mode                             | 85°C           | cycles                                | 579                | 739                |        |
| SLEEP1    | Switching mode                             | 25°C           | 9 * Main clock<br>cycles + 500ns      | 369                | 445                |        |
|           |                                            | 85°C           |                                       | 404                | 564                |        |
| SLEEP2    | Ossittabila a usa da                       | 25°C           | 9 * Main clock                        | 305                | 381                |        |
| SLEEP2    | Switching mode                             | 85°C           | cycles + 500ns                        | 334                | 442                |        |
| SLEEP3    | Linear mode                                |                |                                       | 46                 | 55                 |        |
| NA/A IT   | OSC32K and AST running Fast wake-up enable |                | 4.5.00                                | 4.7                | 7.5                | μА     |
| WAIT      | OSC32K and AST stopped Fast wake-up enable |                | 1.5µs                                 | 3.5                | 6.3                |        |
| RETENTION | OSC32K running<br>AST running at 1kHz      | 25°C           | 25°C 1.5μs                            | 2.6                | 4.8                |        |
|           | AST and OSC32K stopped                     |                |                                       | 1.5                | 4                  |        |
| BACKUP    | OSC32K running<br>AST running at 1kHz      |                |                                       | 1.5                | 3.1                |        |
|           | AST and OSC32K stopped                     |                |                                       | 0.9                | 1.7                |        |

<sup>1.</sup> These values are based on simulation. These values are not covered by test limits in production or characterization.

<sup>2.</sup> These values are based on characterization. These values are not covered by test limits in production.



**Figure 9-1.** Typical Power Consumption running Coremark (from above table)

Note: For variable frequency oscillators, linear interpolation between high and low settings



Figure 9-2. Measurement Schematic, Switching Mode

#### 9.4.3 Peripheral Power Consumption in Power Scaling mode 0 and 2

The values in Table 9-8 are measured values of power consumption under the following conditions:

- Operating conditions, internal core supply (Figure 9-2)
  - $-V_{VDDIN} = 3.3V$
  - V<sub>VDDCORE</sub> supplied by the internal regulator in switching mode
- TA = 25°C
- Oscillators
  - OSC0 (crystal oscillator) stopped
  - OSC32K (32KHz crystal oscillator) running with external 32KHz crystal
  - DFLL running at 48MHz with OSC32K as reference clock
- Clocks
  - DFLL used as main clock source
  - CPU, AHB, and PB clocks undivided
- I/Os are inactive with internal pull-up
- Flash enabled in high speed mode
- CPU in SLEEP0 mode
- BOD18 and BOD33 disabled

Consumption active is the added current consumption when the module clock is turned on.

**Table 9-8.** Typical Current Consumption by Peripheral in Power Scaling Mode 0 and 2 (1)

| Peripheral            | Typ Consumption Active | Unit   |
|-----------------------|------------------------|--------|
| IISC                  | 1.0                    |        |
| SPI                   | 1.9                    |        |
| TC                    | 6.3                    |        |
| TWIM                  | 1.5                    |        |
| TWIS                  | 1.2                    |        |
| USART                 | 8.5                    |        |
| ADCIFE <sup>(2)</sup> | 3.1                    |        |
| DACC                  | 1.3                    |        |
| ACIFC (2)             | 3.1                    |        |
| GLOC                  | 0.4                    |        |
| ABDACB                | 0.7                    |        |
| TRNG                  | 0.9                    |        |
| PARC                  | 0.7                    |        |
| CATB                  | 3.0                    |        |
| LCDCA                 | 4.4                    | μΑ/MHz |
| PDCA                  | 1.0                    |        |
| CRCCU                 | 0.3                    |        |
| USBC                  | 1.5                    |        |
| PEVC                  | 5.6                    |        |
| CHIPID                | 0.1                    |        |
| SCIF                  | 6.4                    |        |
| FREQM                 | 0.5                    |        |
| GPIO                  | 7.1                    |        |
| BPM                   | 0.9                    |        |
| BSCIF                 | 4.6                    |        |
| AST                   | 1.5                    |        |
| WDT                   | 1.4                    |        |
| EIC                   | 0.6                    |        |
| PICOUART              | 0.3                    |        |

<sup>1.</sup> These numbers are valid for the measured condition only and must not be extrapolated to other frequencies

# 9.4.4 .Peripheral Power Consumption in Power Scaling mode 1

The values in Table 9-10 are measured values of power consumption under the following conditions:

<sup>2.</sup> Includes the current consumption on VDDANA and ADVREFP.

- Operating conditions, internal core supply (Figure 9-2)
  - $-V_{VDDIN} = 3.3V$
  - $-V_{VDDCORE}$  = 1.2 V, supplied by the internal regulator in switching mode
- TA = 25°C
- Oscillators
  - OSC0 (crystal oscillator) stopped
  - OSC32K (32KHz crystal oscillator) running with external 32KHz crystal
  - RCFAST running @ 12MHz
- Clocks
  - RCFAST used as main clock source
  - CPU, AHB, and PB clocks undivided
- I/Os are inactive with internal pull-up
- Flash enabled in normal mode
- CPU in SLEEP0 mode
- BOD18 and BOD33 disabled

Consumption active is the added current consumption when the module clock is turned on

**Table 9-9.** Typical Current Consumption by Peripheral in Power Scaling Mode 1 (1)

| Peripheral            | Typ Consumption Active | Unit   |
|-----------------------|------------------------|--------|
| IISC                  | 0.5                    |        |
| SPI                   | 1.1                    |        |
| TC                    | 3.1                    |        |
| TWIM                  | 0.8                    |        |
| TWIS                  | 0.7                    |        |
| USART                 | 4.4                    |        |
| ADCIFE <sup>(2)</sup> | 1.6                    |        |
| DACC                  | 0.6                    |        |
| ACIFC (2)             | 1.6                    |        |
| GLOC                  | 0.1                    |        |
| ABDACB                | 0.3                    |        |
| TRNG                  | 0.3                    |        |
| PARC                  | 0.3                    |        |
| CATB                  | 1.5                    |        |
| LCDCA                 | 2.2                    | μΑ/MHz |
| PDCA                  | 0.4                    |        |
| CRCCU                 | 0.3                    |        |
| USBC                  | 0.9                    |        |
| PEVC                  | 2.8                    |        |
| CHIPID                | 0.1                    |        |
| SCIF                  | 3.1                    |        |
| FREQM                 | 0.2                    |        |
| GPIO                  | 3.4                    |        |
| ВРМ                   | 0.4                    |        |
| BSCIF                 | 2.3                    |        |
| AST                   | 0.8                    |        |
| WDT                   | 0.8                    |        |
| EIC                   | 0.3                    |        |
| PICOUART              | 0.2                    |        |

<sup>1.</sup> These numbers are valid for the measured condition only and must not be extrapolated to other frequencies

<sup>2.</sup> Includes the current consumption on VDDANA and ADVREFP.

# 9.5 I/O Pin Characteristics

# 9.5.1 Normal I/O Pin

**Table 9-10.** Normal I/O Pin Characteristics (1)

| Symbol                | Parameter                                | Conditions                      |                                        | Min                    | Тур  | Max                    | Units |
|-----------------------|------------------------------------------|---------------------------------|----------------------------------------|------------------------|------|------------------------|-------|
| R <sub>PULLUP</sub>   | Pull-up resistance (2)                   |                                 |                                        |                        | 40   |                        | kΩ    |
| R <sub>PULLDOWN</sub> | Pull-down resistance <sup>(2)</sup>      |                                 |                                        |                        | 40   |                        | kΩ    |
| V <sub>IL</sub>       | Input low-level voltage                  |                                 |                                        | -0.3                   |      | 0.2 * V <sub>VDD</sub> |       |
| V <sub>IH</sub>       | Input high-level voltage                 |                                 |                                        | 0.8 * V <sub>VDD</sub> |      | V <sub>VDD</sub> + 0.3 |       |
| V <sub>OL</sub>       | Output low-level voltage                 |                                 |                                        |                        |      | 0.4                    | V     |
| V <sub>OH</sub>       | Output high-level voltage                |                                 |                                        | V <sub>VDD</sub> - 0.4 |      |                        |       |
|                       |                                          | 00000                           | 1.68V <v<sub>VDD&lt;2.7V</v<sub>       |                        |      | 0.8                    | 0     |
|                       | 0 (1)                                    | ODCR0=0                         | 2.7V <v<sub>VDD&lt;3.6V</v<sub>        |                        |      | 1.6                    | mA    |
| I <sub>OL</sub>       | Output low-level current (3)             | 00000 4                         | 1.68V <v<sub>VDD&lt;2.7V</v<sub>       |                        |      | 1.6                    |       |
|                       |                                          | ODCR0=1                         | 2.7V <v<sub>VDD&lt;3.6V</v<sub>        |                        |      | 3.2                    | mA    |
|                       |                                          | 00000                           | 1.68V <v<sub>VDD&lt;2.7V</v<sub>       |                        |      | 0.8                    | mA mA |
|                       | (3)                                      | ODCR0=0                         | 2.7V <v<sub>VDD&lt;3.6V</v<sub>        |                        |      | 1.6                    |       |
| I <sub>OH</sub>       | Output high-level current <sup>(3)</sup> | 00000 4                         | 1.68V <v<sub>VDD&lt;2.7V</v<sub>       |                        |      | 1.6                    |       |
|                       | ODCR0=1                                  | 2.7V <v<sub>VDD&lt;3.6V</v<sub> |                                        |                        | 3.2  | mA                     |       |
|                       |                                          | OSRR0=0                         | ODCR0=0                                |                        |      | 35                     |       |
|                       | D: (2)                                   | OSRR0=1                         | $1.68V < V_{VDD} < 2.7V$ , load = 25pF |                        |      | 45                     | ns    |
| t <sub>RISE</sub>     | Rise time <sup>(2)</sup>                 | OSRR0=0                         | ODCR0=0                                |                        |      | 19                     |       |
|                       |                                          | OSRR0=1                         | $2.7V < V_{VDD} < 3.6V$ , load = 25pF  |                        |      | 23                     | ns    |
|                       |                                          | OSRR0=0                         | ODCR0=0                                |                        |      | 36                     |       |
|                       | F-11 (2)                                 | OSRR0=1                         | $1.68V < V_{VDD} < 2.7V$ , load = 25pF |                        |      | 47                     | ns    |
| t <sub>FALL</sub>     | Fall time <sup>(2)</sup>                 | OSRR0=0                         | ODCR0=0                                |                        |      | 20                     |       |
|                       |                                          | OSRR0=1                         | $2.7V < V_{VDD} < 3.6V$ , load = 25pF  |                        |      | 24                     | ns    |
|                       |                                          | OSRR0=0                         | ODCR0=0, V <sub>VDD</sub> >2.7V        |                        |      | 17                     | MHz   |
| _                     | Output from (2)                          | OSRR0=1                         | load = 25pF                            |                        |      | 15                     | MHz   |
| F <sub>PINMAX</sub>   | Output frequency <sup>(2)</sup>          | OSRR0=0                         | ODCR0=1, V <sub>VDD</sub> >2.7V        |                        |      | 27                     | MHz   |
|                       |                                          | OSRR0=1                         | load = 25pF                            |                        |      | 23                     | MHz   |
| I <sub>LEAK</sub>     | Input leakage current <sup>(3)</sup>     |                                 | Pull-up resistors<br>disabled          |                        | 0.01 | 1                      | μА    |
| C <sub>IN</sub>       | Input capacitance <sup>(2)</sup>         |                                 |                                        |                        | 5    |                        | pF    |

<sup>1.</sup>  $V_{VDD}$  corresponds to either  $V_{VDDIN}$  or  $V_{VDDIO}$ , depending on the supply for the pin. Refer to Section 3-4 on page 11 for details

<sup>2.</sup> These values are based on simulation. These values are not covered by test limits in production or characterization

3. These values are based on characterization. These values are not covered by test limits in production

# 9.5.2 High-drive I/O Pin: PA02, PC04, PC05, PC06

**Table 9-11.** High-drive I/O Pin Characteristics (1)

| Symbol                | Parameter                                | Conditions                |                                                    | Min                              | Тур  | Max                    | Units |    |
|-----------------------|------------------------------------------|---------------------------|----------------------------------------------------|----------------------------------|------|------------------------|-------|----|
| R <sub>PULLUP</sub>   | Pull-up resistance (2)                   |                           |                                                    |                                  | 40   |                        | kΩ    |    |
| R <sub>PULLDOWN</sub> | Pull-down resistance <sup>(2)</sup>      |                           |                                                    |                                  | 40   |                        | kΩ    |    |
| $V_{IL}$              | Input low-level voltage                  |                           |                                                    | -0.3                             |      | 0.2 * V <sub>VDD</sub> |       |    |
| V <sub>IH</sub>       | Input high-level voltage                 |                           |                                                    | 0.8 * V <sub>VDD</sub>           |      | V <sub>VDD</sub> + 0.3 | V     |    |
| $V_{OL}$              | Output low-level voltage                 |                           |                                                    |                                  |      | 0.4                    |       |    |
| $V_{OH}$              | Output high-level voltage                |                           |                                                    | V <sub>VDD</sub> - 0.4           |      |                        |       |    |
|                       | ODCB0-                                   | ODCR0=0                   | 1.68V <v<sub>VDD&lt;2.7V</v<sub>                   |                                  |      | 1.8                    | mA    |    |
| ı                     | Output low-level current (3)             | ODCR0=0                   | 2.7V <v<sub>VDD&lt;3.6V</v<sub>                    |                                  |      | 3.2                    | IIIA  |    |
| I <sub>OL</sub>       | Output low-level current                 | ODCR0=1                   | 1.68V <v<sub>VDD&lt;2.7V</v<sub>                   |                                  |      | 3.2                    | mA    |    |
|                       |                                          | ODCR0=1                   | 2.7V <v<sub>VDD&lt;3.6V</v<sub>                    |                                  |      | 6                      | IIIA  |    |
|                       | Output high-level current <sup>(3)</sup> | ODCR0=0                   | 1.68V <v<sub>VDD&lt;2.7V</v<sub>                   |                                  |      | 1.6                    | Λ     |    |
|                       |                                          | ODCR0=0                   | 2.7V <v<sub>VDD&lt;3.6V</v<sub>                    |                                  |      | 3.2                    | mA    |    |
| I <sub>OH</sub>       | Output nigh-level current                | Output nign-level current | ODCR0=1                                            | 1.68V <v<sub>VDD&lt;2.7V</v<sub> |      |                        | 3.2   | mA |
|                       |                                          | ODCR0=1                   | 2.7V <v<sub>VDD&lt;3.6V</v<sub>                    |                                  |      | 6                      | MA    |    |
|                       | Rise time <sup>(2)</sup>                 | OSRR0=0                   | ODCR0=0                                            |                                  |      | 20                     |       |    |
| 4                     |                                          | OSRR0=1                   | $1.68V < V_{VDD} < 2.7V,$ $Cload = 25pF$           |                                  |      | 40                     | ns    |    |
| t <sub>RISE</sub>     |                                          | OSRR0=0                   | ODCR0=0                                            |                                  |      | 11                     |       |    |
|                       |                                          | OSRR0=1                   | $2.7V < V_{VDD} < 3.6V$ ,<br>Cload = $25pF$        |                                  |      | 18                     | ns    |    |
|                       |                                          | OSRR0=0                   | ODCR0=0                                            |                                  |      | 20                     |       |    |
|                       |                                          | OSRR0=1                   | 1.68V <v<sub>VDD&lt;2.7V,<br/>Cload = 25pF</v<sub> |                                  |      | 40                     | ns    |    |
| t <sub>FALL</sub>     | Fall time <sup>(2)</sup>                 | OSRR0=0                   | ODCR0=0                                            |                                  |      | 11                     |       |    |
|                       |                                          | OSRR0=1                   | $2.7V < V_{VDD} < 3.6V$ ,<br>Cload = $25pF$        |                                  |      | 18                     | ns    |    |
|                       |                                          | OSRR0=0                   | ODCR0=0, V <sub>VDD</sub> >2.7V                    |                                  |      | 22                     | MHz   |    |
| F <sub>PINMAX</sub>   | Output from (2)                          | OSRR0=1                   | load = 25pF                                        |                                  |      | 17                     | MHz   |    |
|                       | Output frequency <sup>(2)</sup>          | OSRR0=0                   | ODCR0=1, V <sub>VDD</sub> >2.7V                    |                                  |      | 35                     | MHz   |    |
|                       |                                          | OSRR0=1                   | load = 25pF                                        |                                  |      | 26                     | MHz   |    |
| I <sub>LEAK</sub>     | Input leakage current <sup>(3)</sup>     | Pull-up resis             | tors disabled                                      |                                  | 0.01 | 2                      | μA    |    |
| C <sub>IN</sub>       | Input capacitance <sup>(2)</sup>         |                           |                                                    |                                  | 10   |                        | pF    |    |

<sup>1.</sup>  $V_{VDD}$  corresponds to either  $V_{VDDIN}$  or  $V_{VDDIO}$ , depending on the supply for the pin. Refer to Section 3-4 on page 11 for details

<sup>2.</sup> These values are based on simulation. These values are not covered by test limits in production or characterization

<sup>3.</sup> These values are based on characterization. These values are not covered by test limits in production

## 9.5.3 USB I/O Pin: PA25, PA26

**Table 9-12.** USB I/O Pin Characteristics in GPIO configuration (1)

| Symbol                | Parameter                                | Conditions         |                                  | Min                    | Тур  | Max                    | Units |
|-----------------------|------------------------------------------|--------------------|----------------------------------|------------------------|------|------------------------|-------|
| R <sub>PULLUP</sub>   | Pull-up resistance (2)                   |                    |                                  |                        | 40   |                        | kΩ    |
| R <sub>PULLDOWN</sub> | Pull-down resistance <sup>(2)</sup>      |                    |                                  |                        | 40   |                        | kΩ    |
| V <sub>IL</sub>       | Input low-level voltage                  |                    |                                  | -0.3                   |      | 0.2 * V <sub>VDD</sub> |       |
| V <sub>IH</sub>       | Input high-level voltage                 |                    |                                  | 0.8 * V <sub>VDD</sub> |      | V <sub>VDD</sub> + 0.3 | .,    |
| V <sub>OL</sub>       | Output low-level voltage                 |                    |                                  |                        |      | 0.4                    | V     |
| V <sub>OH</sub>       | Output high-level voltage                |                    |                                  | V <sub>VDD</sub> - 0.4 |      |                        |       |
|                       | (3)                                      | 00000              | 1.68V <v<sub>VDD&lt;2.7V</v<sub> |                        | 20   |                        | _     |
| I <sub>OL</sub>       | Output low-level current (3)             | ODCR0=0            | 2.7V <v<sub>VDD&lt;3.6V</v<sub>  |                        | 30   |                        | mA    |
|                       | 0 (3)                                    | 00000              | 1.68V <v<sub>VDD&lt;2.7V</v<sub> |                        | 20   |                        |       |
| I <sub>OH</sub>       | Output high-level current <sup>(3)</sup> | ODCR0=0            | 2.7V <v<sub>VDD&lt;3.6V</v<sub>  |                        | 30   |                        | mA    |
| F <sub>PINMAX</sub>   | Maximum frequency <sup>(2)</sup>         | ODCR0=0<br>OSRR0=0 | load = 25pF                      |                        |      | 20                     | MHz   |
| I <sub>LEAK</sub>     | Input leakage current(3)                 | Pull-up resis      | tors disabled                    |                        | 0.01 | 1                      | μA    |
| C <sub>IN</sub>       | Input capacitance <sup>(2)</sup>         |                    |                                  |                        | 5    |                        | pF    |

- 1.  $V_{VDD}$  corresponds to either  $V_{VDDIN}$  or  $V_{VDDIO}$ , depending on the supply for the pin. Refer to Section 3-4 on page 11 for details
- 2. These values are based on simulation. These values are not covered by test limits in production or characterization
- 3. These values are based on characterization. These values are not covered by test limits in production

# 9.5.4 TWI Pin: PA21, PA22, PA23, PA24, PB14, PB15 Table 9-13. TWI Pin Characteristics in TWI configuration (1)

| Symbol                | Parameter                           | Conditions | Min                    | Тур | Max                    | Units |
|-----------------------|-------------------------------------|------------|------------------------|-----|------------------------|-------|
| R <sub>PULLUP</sub>   | Pull-up resistance (2)              |            |                        | 40  |                        | kΩ    |
| R <sub>PULLDOWN</sub> | Pull-down resistance <sup>(2)</sup> |            |                        | 40  |                        | kΩ    |
| V <sub>IL</sub>       | Input low-level voltage             |            | -0.3                   |     | 0.3 * V <sub>VDD</sub> | V     |
| V <sub>IH</sub>       | Input high-level voltage            |            | 0.7 * V <sub>VDD</sub> |     | V <sub>VDD</sub> + 0.3 | V     |
| V <sub>OL</sub>       | Output low-level voltage            |            |                        |     | 0.4                    | V     |
|                       | Output low-level current (3)        | DRIVEL=0   |                        |     | 0.5                    |       |
|                       |                                     | DRIVEL=1   |                        |     | 1.0                    |       |
|                       |                                     | DRIVEL=2   |                        |     | 1.6                    |       |
| ,                     |                                     | DRIVEL=3   |                        |     | 3.1                    | 4     |
| I <sub>OL</sub>       |                                     | DRIVEL=4   |                        |     | 6.2                    | mA    |
|                       |                                     | DRIVEL=5   |                        |     | 9.3                    |       |
|                       |                                     | DRIVEL=6   |                        |     | 15.5                   |       |
|                       |                                     | DRIVEL=7   |                        |     | 21.8                   |       |

**Table 9-13.** TWI Pin Characteristics in TWI configuration <sup>(1)</sup>

| Symbol            | Parameter                     | Conditions                                                                                 | Min | Тур | Max | Units |
|-------------------|-------------------------------|--------------------------------------------------------------------------------------------|-----|-----|-----|-------|
|                   |                               | DRIVEH=0                                                                                   |     | 0.5 |     |       |
|                   | Current Source <sup>(3)</sup> | DRIVEH=1                                                                                   |     | 1   |     |       |
| I <sub>CS</sub>   | Current Source                | DRIVEH=2                                                                                   |     | 1.5 |     | mA    |
|                   |                               | DRIVEH=3                                                                                   |     | 3   |     |       |
| f <sub>MAX</sub>  | Max frequency <sup>(2)</sup>  | HsMode with Current source;<br>DRIVEx=3, SLEW=0<br>Cbus = 400pF, V <sub>VDD</sub> = 1.68 V | 3.5 | 6.4 |     | MHz   |
| t <sub>RISE</sub> | Rise time <sup>(2)</sup>      | HsMode Mode, DRIVEx=3, SLEW=0<br>Cbus = 400pF, Rp = 440Ohm,<br>V <sub>VDD</sub> = 1.68 V   |     | 28  | 38  | ns    |
|                   | Fall time <sup>(2)</sup>      | Standard Mode, DRIVEx=3, SLEW=0<br>Cbus = 400pF, Rp = 440Ohm,<br>V <sub>VDD</sub> = 1.68V  |     | 50  | 95  |       |
| t <sub>FALL</sub> | raii lime                     | HsMode Mode, DRIVEx=3, SLEW=0<br>Cbus = 400pF, Rp = 440Ohm,<br>V <sub>VDD</sub> = 1.68V    |     | 50  | 95  | ns    |

- 1.  $V_{VDD}$  corresponds to either  $V_{VDDIN}$  or  $V_{VDDIO}$ , depending on the supply for the pin. Refer to Section 3-4 on page 11 for details
- 2. These values are based on simulation. These values are not covered by test limits in production or characterization
- 3. These values are based on characterization. These values are not covered by test limits in production

**Table 9-14.** TWI Pin Characteristics in GPIO configuration <sup>(1)</sup>

| Symbol                | Parameter                                | Conditions |                                  | Min                              | Тур | Max                    | Units |       |
|-----------------------|------------------------------------------|------------|----------------------------------|----------------------------------|-----|------------------------|-------|-------|
| R <sub>PULLUP</sub>   | Pull-up resistance (2)                   |            |                                  |                                  | 40  |                        | kΩ    |       |
| R <sub>PULLDOWN</sub> | Pull-up resistance <sup>(2)</sup>        |            |                                  |                                  | 40  |                        | kΩ    |       |
| V <sub>IL</sub>       | Input low-level voltage                  |            |                                  | -0.3                             |     | 0.2 * V <sub>VDD</sub> | V     |       |
| V <sub>IH</sub>       | Input high-level voltage                 |            |                                  | 0.8 * V <sub>VDD</sub>           |     | V <sub>VDD</sub> + 0.3 | V     |       |
| V <sub>OL</sub>       | Output low-level voltage                 |            |                                  |                                  |     | 0.4                    | V     |       |
| V <sub>OH</sub>       | Output high-level voltage                |            |                                  | V <sub>VDD</sub> - 0.4           |     |                        |       |       |
|                       | Output low-level current (3)             |            | ODODO O                          | 1.68V <v<sub>VDD&lt;2.7V</v<sub> |     |                        | 1.8   |       |
|                       |                                          | ODCR0=0    | 2.7V <v<sub>VDD&lt;3.6V</v<sub>  |                                  |     | 3.5                    | mA    |       |
| I <sub>OL</sub>       |                                          | 00000 4    | 1.68V <v<sub>VDD&lt;2.7V</v<sub> |                                  |     | 3.6                    |       |       |
|                       |                                          | ODCR0=1    | 2.7V <v<sub>VDD&lt;3.6V</v<sub>  |                                  |     | 6.8                    |       |       |
|                       | Output high-level current <sup>(3)</sup> | ODODO O    | 1.68V <v<sub>VDD&lt;2.7V</v<sub> |                                  |     | 1.8                    |       |       |
|                       |                                          | ODCR0=0    | 2.7V <v<sub>VDD&lt;3.6V</v<sub>  |                                  |     | 3.5                    | ^     |       |
| I <sub>OH</sub>       |                                          |            | ODOD0 4                          | 1.68V <v<sub>VDD&lt;2.7V</v<sub> |     |                        | 3.6   | mA mA |
|                       |                                          | ODCR0=1    | 2.7V <v<sub>VDD&lt;3.6V</v<sub>  |                                  |     | 6.8                    |       |       |

**Table 9-14.** TWI Pin Characteristics in GPIO configuration <sup>(1)</sup>

| Symbol            | Parameter                | Conditions |                                                    | Min | Тур | Max | Units |
|-------------------|--------------------------|------------|----------------------------------------------------|-----|-----|-----|-------|
|                   | D: (2)                   | OSRR0=0    | ODCR0=0                                            |     | 18  |     |       |
|                   |                          | OSRR0=1    | 1.68V <v<sub>VDD&lt;2.7V,<br/>Cload = 25pF</v<sub> |     | 110 |     | ns    |
| t <sub>RISE</sub> | Rise time <sup>(2)</sup> | OSRR0=0    | ODCR0=0                                            |     | 10  |     |       |
|                   |                          | OSRR0=1    | 2.7V <v<sub>VDD&lt;3.6V,<br/>Cload = 25pF</v<sub>  |     | 50  |     | ns    |
|                   |                          | OSRR0=0    | ODCR0=0                                            |     | 19  |     |       |
| t <sub>FALL</sub> | Fall time (2)            | OSRR0=1    | 1.68V <v<sub>VDD&lt;2.7V,<br/>Cload = 25pF</v<sub> |     | 140 |     | ns    |
|                   |                          | OSRR0=0    | ODCR0=0                                            |     | 12  |     |       |
|                   |                          | OSRR0=1    | 2.7V <v<sub>VDD&lt;3.6V,<br/>Cload = 25pF</v<sub>  |     | 63  |     | ns    |

<sup>1.</sup>  $V_{VDD}$  corresponds to either  $V_{VDDIN}$  or  $V_{VDDIO}$ , depending on the supply for the pin. Refer to Section 3-4 on page 11 for details

Table 9-15. Common TWI Pin Characteristics

| Symbol            | Parameter                        | Conditions                 | Min | Тур  | Max | Units |
|-------------------|----------------------------------|----------------------------|-----|------|-----|-------|
| I <sub>LEAK</sub> | Input leakage current (1)        | Pull-up resistors disabled |     | 0.01 | 1   | μA    |
| C <sub>IN</sub>   | Input capacitance <sup>(2)</sup> |                            |     | 5    |     | pF    |

<sup>1.</sup> These values are based on simulation. These values are not covered by test limits in production or characterization

<sup>2.</sup> These values are based on simulation. These values are not covered by test limits in production or characterization

<sup>3.</sup> These values are based on characterization. These values are not covered by test limits in production

## 9.5.5

High Drive TWI Pin: PB00, PB01 i. High Drive TWI Pin Characteristics in TWI configuration (1) Table 9-16.

| Symbol                | Parameter                           | Conditions                                                                                  | Min                    | Тур | Max                    | Units |
|-----------------------|-------------------------------------|---------------------------------------------------------------------------------------------|------------------------|-----|------------------------|-------|
| R <sub>PULLUP</sub>   | Pull-up resistance (2)              | PB00, PB01                                                                                  |                        | 40  |                        | kΩ    |
| R <sub>PULLDOWN</sub> | Pull-down resistance <sup>(2)</sup> |                                                                                             |                        | 40  |                        | kΩ    |
| V <sub>IL</sub>       | Input low-level voltage             |                                                                                             | -0.3                   |     | 0.3 * V <sub>VDD</sub> |       |
| V <sub>IH</sub>       | Input high-level voltage            |                                                                                             | 0.7 * V <sub>VDD</sub> |     | V <sub>VDD</sub> + 0.3 | V     |
| V <sub>OL</sub>       | Output low-level voltage            |                                                                                             |                        |     | 0.4                    | V     |
| V <sub>OH</sub>       | Output high-level voltage           |                                                                                             | V <sub>VDD</sub> - 0.4 |     |                        |       |
|                       |                                     | DRIVEL=0                                                                                    |                        |     | 0.5                    |       |
|                       |                                     | DRIVEL=1                                                                                    |                        |     | 1.0                    |       |
|                       |                                     | DRIVEL=2                                                                                    |                        |     | 1.6                    |       |
|                       | (3)                                 | DRIVEL=3                                                                                    |                        |     | 3.1                    |       |
| I <sub>OL</sub>       | Output low-level current (3)        | DRIVEL=4                                                                                    |                        |     | 6.2                    | mA    |
|                       |                                     | DRIVEL=5                                                                                    |                        |     | 9.3                    |       |
|                       |                                     | DRIVEL=6                                                                                    |                        |     | 15.5                   |       |
|                       |                                     | DRIVEL=7                                                                                    |                        |     | 21.8                   |       |
|                       |                                     | DRIVEH=0                                                                                    |                        | 0.5 |                        |       |
|                       | (2)                                 | DRIVEH=1                                                                                    |                        | 1   |                        |       |
| I <sub>CS</sub>       | Current Source <sup>(2)</sup>       | DRIVEH=2                                                                                    |                        | 1.5 |                        | mA    |
|                       |                                     | DRIVEH=3                                                                                    |                        | 3   |                        |       |
| f <sub>MAX</sub>      | Max frequency <sup>(2)</sup>        | HsMode with Current source;<br>DRIVEx=3, SLEW=0<br>Cbus = 400pF, V <sub>VDD</sub> = 1.68 V  | 3.5                    | 6.4 |                        | MHz   |
| t <sub>RISE</sub>     | Rise time <sup>(2)</sup>            | HsMode Mode, DRIVEx=3, SLEW=0<br>Cbus = 400 pF, Rp = 440Ohm,<br>V <sub>VDD</sub> = 1.68 V   |                        | 28  | 38                     | ns    |
|                       | (2)                                 | Standard Mode, DRIVEx=3, SLEW=0<br>Cbus = 400 pF, Rp = 4400hm,<br>V <sub>VDD</sub> = 1.68 V |                        | 50  | 95                     | no    |
| t <sub>FALL</sub>     | Fall time <sup>(2)</sup>            | HsMode Mode, DRIVEx=3, SLEW=0<br>Cbus = 400pF, Rp = 4400hm,<br>V <sub>VDD</sub> = 1.68V     |                        | 50  | 95                     | ns    |

 $V_{VDD}$  corresponds to either  $V_{VDDIN}$  or  $V_{VDDIO}$ , depending on the supply for the pin. Refer to Section 3-4 on page 11 for details 1.

<sup>2.</sup> These values are based on simulation. These values are not covered by test limits in production or characterization

<sup>3.</sup> These values are based on characterization. These values are not covered by test limits in production

**Table 9-17.** High Drive TWI Pin Characteristics in GPIO configuration (1)

| Symbol                | Parameter                                | Conditions |                                          | Min                             | Тур | Max                    | Units |      |
|-----------------------|------------------------------------------|------------|------------------------------------------|---------------------------------|-----|------------------------|-------|------|
| R <sub>PULLUP</sub>   | Pull-up resistance (2)                   |            |                                          |                                 | 40  |                        | kΩ    |      |
| R <sub>PULLDOWN</sub> | Pull-up resistance <sup>(2)</sup>        |            |                                          |                                 | 40  |                        | kΩ    |      |
| V <sub>IL</sub>       | Input low-level voltage                  |            |                                          | -0.3                            |     | 0.2 * V <sub>VDD</sub> |       |      |
| V <sub>IH</sub>       | Input high-level voltage                 |            |                                          | 0.8 * V <sub>VDD</sub>          |     | V <sub>VDD</sub> + 0.3 | V     |      |
| $V_{OL}$              | Output low-level voltage                 |            |                                          |                                 |     | 0.4                    | V     |      |
| $V_{OH}$              | Output high-level voltage                |            |                                          | V <sub>VDD</sub> - 0.4          |     |                        |       |      |
|                       |                                          | ODCR0=0    | 1.68V <v<sub>VDD&lt;2.7V</v<sub>         |                                 |     | 3.4                    | mA    |      |
| 1                     | Output low-level current (3)             | ODCR0=0    | 2.7V <v<sub>VDD&lt;3.6V</v<sub>          |                                 |     | 6                      | IIIA  |      |
| I <sub>OL</sub>       | Output low-level current (**)            | ODCR0=1    | 1.68V <v<sub>VDD&lt;2.7V</v<sub>         |                                 |     | 5.2                    | mA    |      |
|                       |                                          | ODCR0=1    | 2.7V <v<sub>VDD&lt;3.6V</v<sub>          |                                 |     | 8                      | MA    |      |
|                       | Output high-level current <sup>(3)</sup> | ODCR0=0    | 1.68V <v<sub>VDD&lt;2.7V</v<sub>         |                                 |     | 3.4                    | mA    |      |
| 1                     |                                          | ODCR0=0    | 2.7V <v<sub>VDD&lt;3.6V</v<sub>          |                                 |     | 6                      | IIIA  |      |
| I <sub>OH</sub>       |                                          | ODCR0=1    | 1.68V <v<sub>VDD&lt;2.7V</v<sub>         |                                 |     | 5.2                    | mA    |      |
|                       |                                          | ODCR0=1    | ODCR0=1                                  | 2.7V <v<sub>VDD&lt;3.6V</v<sub> |     |                        | 8     | IIIA |
|                       |                                          | OSRR0=0    | ODCR0=0                                  |                                 | 18  |                        |       |      |
|                       | Rise time <sup>(2)</sup>                 | OSRR0=1    | $1.68V < V_{VDD} < 2.7V,$ $Cload = 25pF$ |                                 | 110 |                        | ns    |      |
| t <sub>RISE</sub>     | Rise time -                              | OSRR0=0    | ODCR0=0                                  |                                 | 10  |                        |       |      |
|                       |                                          | OSRR0=1    | $2.7V < V_{VDD} < 3.6V,$ $Cload = 25pF$  |                                 | 50  |                        | ns    |      |
|                       |                                          | OSRR0=0    | ODCR0=0                                  |                                 | 19  |                        |       |      |
|                       | Fall time <sup>(2)</sup>                 | OSRR0=1    | $1.68V < V_{VDD} < 2.7V,$ $Cload = 25pF$ |                                 | 140 |                        | ns    |      |
| t <sub>FALL</sub>     | raii uiiie                               | OSRR0=0    | ODCR0=0                                  |                                 | 12  |                        |       |      |
|                       |                                          | OSRR0=1    | $2.7V < V_{VDD} < 3.6V$ , Cload = $25pF$ |                                 | 63  |                        | ns    |      |

<sup>1.</sup>  $V_{VDD}$  corresponds to either  $V_{VDDIN}$  or  $V_{VDDIO}$ , depending on the supply for the pin. Refer to Section 3-4 on page 11 for details

 Table 9-18.
 Common High Drive TWI Pin Characteristics

| Symbol            | Parameter                        | Conditions                 | Min | Тур  | Max | Units |
|-------------------|----------------------------------|----------------------------|-----|------|-----|-------|
| I <sub>LEAK</sub> | Input leakage current (1)        | Pull-up resistors disabled |     | 0.01 | 2   | μA    |
| C <sub>IN</sub>   | Input capacitance <sup>(1)</sup> |                            |     | 10   |     | pF    |

<sup>1.</sup> These values are based on simulation. These values are not covered by test limits in production or characterization

<sup>2.</sup> These values are based on simulation. These values are not covered by test limits in production or characterization

<sup>3.</sup> These values are based on characterization. These values are not covered by test limits in production

#### 9.6 Oscillator Characteristics

#### 9.6.1 Oscillator 0 (OSC0) Characteristics

## 9.6.1.1 Digital Clock Characteristics

The following table describes the characteristics for the oscillator when a digital clock is applied on XIN.

Table 9-19. Digital Clock Characteristics

| Symbol               | Parameter                           | Conditions | Min | Тур | Max | Units  |
|----------------------|-------------------------------------|------------|-----|-----|-----|--------|
| f <sub>CPXIN</sub>   | XIN clock frequency (1)             |            |     |     | 50  | MHz    |
| t <sub>CPXIN</sub>   | XIN clock duty cycle <sup>(1)</sup> |            | 40  |     | 60  | %      |
| t <sub>STARTUP</sub> | Startup time                        |            |     | N/A |     | cycles |

<sup>1.</sup> These values are based on simulation. These values are not covered by test limits in production or characterization.

#### 9.6.1.2 Crystal Oscillator Characteristics

The following table describes the characteristics for the oscillator when a crystal is connected between XIN and XOUT as shown in Figure 9-3. The user must choose a crystal oscillator where the crystal load capacitance  $C_L$  is within the range given in the table. The exact value of  $C_L$  can be found in the crystal datasheet. The capacitance of the external capacitors ( $C_{LEXT}$ ) can then be computed as follows:

$$C_{LEXT} = 2(C_L - C_{STRAY} - C_{SHUNT})$$

where  $C_{STRAY}$  is the capacitance of the pins and PCB,  $C_{SHUNT}$  is the shunt capacitance of the crystal.

Table 9-20. Crystal Oscillator Characteristics

| Symbol           | Parameter                                | Conditions                                                   | Min | Тур | Max   | Unit |
|------------------|------------------------------------------|--------------------------------------------------------------|-----|-----|-------|------|
| f <sub>OUT</sub> | Crystal oscillator frequency (1)         |                                                              | 0.6 |     | 30    | MHz  |
|                  |                                          | $f = 0.455 MHz, C_{LEXT} = 100 pF$<br>SCIF.OSCCTRL.GAIN = 0  |     |     | 17000 |      |
|                  | Crystal Equivalent Series Resistance (2) | $f = 2MHz, C_{LEXT} = 20pF$<br>SCIF.OSCCTRL.GAIN = 0         |     |     | 2000  |      |
| ESR              |                                          | $f = 4MHz, C_{LEXT} = 20pF$<br>SCIF.OSCCTRL.GAIN = 1         |     |     | 1500  | Ω    |
| ESK              |                                          | f = 8MHz, C <sub>LEXT</sub> = 20pF<br>SCIF.OSCCTRL.GAIN = 2  |     |     | 300   | 22   |
|                  |                                          | f = 16MHz, C <sub>LEXT</sub> = 20pF<br>SCIF.OSCCTRL.GAIN = 3 |     |     | 350   |      |
|                  |                                          | f = 30MHz, C <sub>LEXT</sub> = 18pF<br>SCIF.OSCCTRL.GAIN = 4 |     |     | 45    |      |

Table 9-20. Crystal Oscillator Characteristics

| Symbol               | Parameter                                | Conditions                                        | Min | Тур                  | Max | Unit   |
|----------------------|------------------------------------------|---------------------------------------------------|-----|----------------------|-----|--------|
| C <sub>L</sub>       | Crystal load capacitance <sup>(1)</sup>  |                                                   | 6   |                      | 18  |        |
| C <sub>SHUNT</sub>   | Crystal shunt capacitance <sup>(1)</sup> |                                                   |     |                      | 7   | ъF     |
| C <sub>XIN</sub>     | Parasitic capacitor load <sup>(2)</sup>  | TOFD400 masks as                                  |     | 4.91                 |     | pF     |
| C <sub>XOUT</sub>    | Parasitic capacitor load <sup>(2)</sup>  | TQFP100 package                                   |     | 3.22                 |     |        |
| t <sub>STARTUP</sub> | Startup time <sup>(1)</sup>              | SCIF.OSCCTRL.GAIN = 2                             |     | 30000 <sup>(3)</sup> |     | cycles |
|                      |                                          | Active mode, f = 0.6MHz,<br>SCIF.OSCCTRL.GAIN = 0 |     | 30                   |     |        |
|                      |                                          | Active mode, f = 4MHz,<br>SCIF.OSCCTRL.GAIN = 1   |     | 130                  |     |        |
| I <sub>osc</sub>     | Current consumption <sup>(1)</sup>       | Active mode, f = 8MHz,<br>SCIF.OSCCTRL.GAIN = 2   |     | 260                  |     | μA     |
|                      |                                          | Active mode, f = 16MHz,<br>SCIF.OSCCTRL.GAIN = 3  |     | 590                  |     |        |
|                      |                                          | Active mode, f = 30MHz,<br>SCIF.OSCCTRL.GAIN = 4  |     | 960                  |     |        |

- 1. These values are based on simulation. These values are not covered by test limits in production or characterization.
- 2. These values are based on characterization. These values are not covered by test limits in production.
- 3. Nominal crystal cycles.

Figure 9-3. Oscillator Connection



#### 9.6.2 32kHz Crystal Oscillator (OSC32K) Characteristics

Figure 9-3 and the equation above also applies to the 32 kHz oscillator connection. The user must choose a crystal oscillator where the crystal load capacitance  $C_L$  is within the range given in the table. The exact value of  $C_L$  can then be found in the crystal datasheet.

Table 9-21. Digital Clock Characteristics

| Symbol               | Parameter                             | Conditions | Min | Тур | Max | Units  |
|----------------------|---------------------------------------|------------|-----|-----|-----|--------|
| f <sub>CPXIN32</sub> | XIN32 clock frequency (1)             |            |     |     | 6   | MHz    |
|                      | XIN32 clock duty cycle <sup>(1)</sup> |            | 40  |     | 60  | %      |
| t <sub>STARTUP</sub> | Startup time                          |            |     | N/A |     | cycles |

<sup>1.</sup> These values are based on simulation. These values are not covered by test limits in production or characterization.

Table 9-22. 32 kHz Crystal Oscillator Characteristics

| Symbol               | Parameter                                                                        | Conditions                                                      |                        | Min | Тур      | Max   | Unit    |
|----------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------|------------------------|-----|----------|-------|---------|
| f <sub>OUT</sub>     | Crystal oscillator frequency                                                     |                                                                 |                        |     | 32 768   |       | Hz      |
| t <sub>STARTUP</sub> | Startup time (1)                                                                 | $R_{\rm m} = 100  \text{k}\Omega,  C_{\rm L} = 12.5  \text{pF}$ |                        |     | 30000(2) |       | cycles  |
| C <sub>L</sub>       | Crystal load capacitance <sup>(1)</sup>                                          |                                                                 |                        | 6   |          | 12.5  |         |
| C <sub>SHUNT</sub>   | Crystal shunt capacitance <sup>(1)</sup>                                         |                                                                 |                        | 0.8 |          | 1.7   | ] _     |
| C <sub>XIN</sub>     | Parasitic capacitor load (3)                                                     | TOED400 package                                                 |                        |     | 3.4      |       | pF<br>- |
| C <sub>XOUT</sub>    | Parasitic capacitor load <sup>(3)</sup>                                          | TQFP100 package                                                 |                        |     | 2.72     |       |         |
| I <sub>OSC32K</sub>  | Current consumption <sup>(1)</sup>                                               |                                                                 |                        |     | 350      |       | nA      |
|                      |                                                                                  | OSCCTRL32.SELCURR=0                                             |                        |     |          | 28    |         |
|                      |                                                                                  | OSCCTRL32.SELCURR=4                                             | C <sub>L</sub> =6pF    |     |          | 72    | kΩ      |
|                      | Crystal equivalent series resistance <sup>(1)</sup> f=32.768kHz OSCCTRL32.MODE=1 | OSCCTRL32.SELCURR=8                                             |                        |     |          | 114   | K22     |
|                      |                                                                                  | OSCCTRL32.SELCURR=15                                            |                        |     |          | 313   |         |
|                      |                                                                                  | OSCCTRL32.SELCURR=0                                             |                        |     |          | 14    |         |
|                      | Safety Factor = 3                                                                | OSCCTRL32.SELCURR=4                                             | 0.0=5                  |     |          | 36    | kΩ      |
| ESR <sub>XTAL</sub>  |                                                                                  | OSCCTRL32.SELCURR=8                                             | C <sub>L</sub> =9pF    |     |          | 100   |         |
|                      |                                                                                  | OSCCTRL32.SELCURR=15                                            |                        |     |          | 170   |         |
|                      | Omistal a subsalant a sia a                                                      | OSCCTRL32.SELCURR=4                                             |                        |     |          | 15.2  |         |
|                      | Crystal equivalent series resistance <sup>(3)</sup>                              | OSCCTRL32.SELCURR=6                                             |                        |     |          | 61.8  |         |
|                      | f=32.768kHz                                                                      | OSCCTRL32.SELCURR=8                                             | C <sub>L</sub> =12.5pF |     |          | 101.8 | kΩ      |
|                      | OSCCTRL32.MODE=1                                                                 | OSCCTRL32.SELCURR=10                                            |                        |     |          | 138.5 |         |
|                      | Safety Factor = 3                                                                | OSCCTRL32.SELCURR=15                                            |                        |     |          | 228.5 |         |

<sup>1.</sup> These values are based on simulation. These values are not covered by test limits in production or characterization.

<sup>2.</sup> Nominal crystal cycles.

<sup>3.</sup> These values are based on characterization. These values are not covered by test limits in production.

# 9.6.3 Phase Locked Loop (PLL) Characteristics

Table 9-23. Phase Locked Loop Characteristics

| Symbol               | Parameter                                                                  | Conditions                   | Min | Тур | Max     | Unit    |
|----------------------|----------------------------------------------------------------------------|------------------------------|-----|-----|---------|---------|
| f <sub>OUT</sub>     | Output frequency (1)                                                       |                              | 48  |     | 240 MHz | N 41 1- |
| f <sub>IN</sub>      | Input frequency <sup>(1)</sup>                                             |                              | 4   |     | 16      | MHZ     |
|                      | Current consumption <sup>(1)</sup>                                         | fout=80MHz                   |     |     | 200     |         |
| <sup>I</sup> PLL     |                                                                            | fout=240MHz                  |     |     | 500     | μΑ      |
|                      | Startup time, from enabling the PLL until the PLL is locked <sup>(1)</sup> | Wide Bandwidth mode disabled |     |     | 8       |         |
| t <sub>STARTUP</sub> |                                                                            | Wide Bandwidth mode enabled  |     |     | 30      | μs      |

<sup>1.</sup> These values are based on simulation. These values are not covered by test limits in production or characterization.

# 9.6.4 Digital Frequency Locked Loop (DFLL) Characteristics

 Table 9-24.
 Digital Frequency Locked Loop Characteristics

| Symbol            | Parameter                          | Conditions                                                                                      | Min  | Тур  | Max  | Unit |
|-------------------|------------------------------------|-------------------------------------------------------------------------------------------------|------|------|------|------|
| f <sub>OUT</sub>  | Output frequency (1)               |                                                                                                 | 20   |      | 150  | MHz  |
| f <sub>REF</sub>  | Reference frequency <sup>(1)</sup> |                                                                                                 | 8    |      | 150  | kHz  |
|                   |                                    | FINE lock, f <sub>REF</sub> = 32kHz, SSG disabled <sup>(2)</sup>                                |      | 0.1  | 0.5  |      |
|                   |                                    | ACCURATE lock, f <sub>REF</sub> = 32 kHz, dither clk RCSYS/2, SSG disabled <sup>(2)</sup>       |      | 0.06 | 0.5  |      |
|                   | Accuracy <sup>(1)</sup>            | FINE lock, f <sub>REF</sub> = 8-150 kHz, SSG disabled <sup>(2)</sup>                            |      | 0.2  | 1    | %    |
|                   |                                    | ACCURATE lock, f <sub>REF</sub> = 8-150 kHz,<br>dither clk RCSYS/2, SSG disabled <sup>(2)</sup> |      | 0.1  | 1    |      |
|                   |                                    | RANGE 0 96 to 220MHz<br>COARSE=0, FINE=0, DIV=0                                                 | 430  | 509  | 545  |      |
|                   |                                    | RANGE 0 96 to 220MHz<br>COARSE=31, FINE=255, DIV=0                                              | 1545 | 1858 | 1919 |      |
|                   |                                    | RANGE 1 50 to 110MHz<br>COARSE=0, FINE=0, DIV=0                                                 | 218  | 271  | 308  |      |
|                   | · (1)                              | RANGE 1 50 to 110MHz<br>COARSE=31, FINE=255, DIV=0                                              | 704  | 827  | 862  |      |
| I <sub>DFLL</sub> | Power consumption <sup>(1)</sup>   | RANGE 2 25 to 55MHz<br>COARSE=0, FINE=0, DIV=1                                                  | 140  | 187  | 226  | μА   |
|                   |                                    | RANGE 2 25 to 55MHz<br>COARSE=31, FINE=255, DIV=1                                               | 365  | 441  | 477  |      |
|                   |                                    | RANGE 3 20 to 30MHz<br>COARSE=0, FINE=0, DIV=1                                                  | 122  | 174  | 219  |      |
|                   |                                    | RANGE 3 20 to 30MHz<br>COARSE=31, FINE=255, DIV=1                                               | 288  | 354  | 391  |      |

Table 9-24. Digital Frequency Locked Loop Characteristics

| Symbol               | Parameter                   | Conditions                                                                                      | Min | Тур  | Max | Unit |
|----------------------|-----------------------------|-------------------------------------------------------------------------------------------------|-----|------|-----|------|
| t <sub>STARTUP</sub> | Startup time <sup>(1)</sup> | Within 90% of final values                                                                      |     |      | 100 | μs   |
|                      |                             | f <sub>REF</sub> = 32kHz, FINE lock, SSG disabled <sup>(2)</sup>                                |     | 600  |     |      |
| t <sub>LOCK</sub>    | Lock time <sup>(1)</sup>    | f <sub>REF</sub> = 32kHz, ACCURATE lock, dithering clock = RCSYS/2, SSG disabled <sup>(2)</sup> |     | 1100 |     |      |

<sup>1.</sup> These values are based on simulation. These values are not covered by test limits in production or characterization.

## 9.6.5 32kHz RC Oscillator (RC32K) Characteristics

Table 9-25. 32kHz RC Oscillator Characteristics

| Symbol               | Parameter                   | Conditions                                                                 | Min | Тур    | Max | Unit  |
|----------------------|-----------------------------|----------------------------------------------------------------------------|-----|--------|-----|-------|
| f <sub>OUT</sub>     | Output frequency (1)        | Calibrated against a 32.768kHz reference Temperature compensation disabled | 20  | 32.768 | 44  | kHz   |
|                      | Comment as a summation (2)  | Without temperature compensation                                           |     | 0.5    |     | μΑ    |
| I <sub>RC32K</sub>   | Current consumption (2)     | Temperature compensation enabled                                           |     | 2      |     | μΑ    |
| t <sub>STARTUP</sub> | Startup time <sup>(1)</sup> |                                                                            |     | 1      |     | cycle |

<sup>1.</sup> These values are based on characterization. These values are not covered by test limits in production.

#### 9.6.6 System RC Oscillator (RCSYS) Characteristics

Table 9-26. System RC Oscillator Characteristics

| Symbol               | Parameter                   | Conditions         | Min  | Тур   | Max  | Unit |
|----------------------|-----------------------------|--------------------|------|-------|------|------|
| f <sub>OUT</sub>     | Output frequency (1)        | Calibrated at 85°C | 110  | 113.6 | 116  | kHz  |
| I <sub>RCSYS</sub>   | Current consumption (2)     |                    |      |       | 12   | μA   |
| t <sub>STARTUP</sub> | Startup time <sup>(1)</sup> |                    | 25   | 38    | 63   | μs   |
| Duty                 | Duty cycle <sup>(1)</sup>   |                    | 49.6 | 50    | 50.3 | %    |

<sup>1.</sup> These values are based on characterization. These values are not covered by test limits in production.

<sup>2.</sup> Spread Spectrum Generator (SSG) is disabled by writing a zero to the EN bit in the SCIF.DFLL0SSG register.

<sup>2.</sup> These values are based on simulation. These values are not covered by test limits in production or characterization.

<sup>2.</sup> These values are based on simulation. These values are not covered by test limits in production or characterization.

# 9.6.7 1MHz RC Oscillator (RC1M) Characteristics

Table 9-27. RC1M Oscillator Characteristics

| Symbol            | Parameter                 | Conditions | Min  | Тур  | Max  | Unit |
|-------------------|---------------------------|------------|------|------|------|------|
| f <sub>OUT</sub>  | Output frequency (1)      |            | 0.91 | 1    | 1.12 | MHz  |
| I <sub>RC1M</sub> | Current consumption (2)   |            |      | 35   |      | μΑ   |
| Duty              | Duty cycle <sup>(1)</sup> |            | 48.6 | 49.9 | 54.4 | %    |

<sup>1.</sup> These values are based on characterization. These values are not covered by test limits in production.

# 9.6.8 4/8/12MHz RC Oscillator (RCFAST) Characteristics

Table 9-28. RCFAST Oscillator Characteristics

| Symbol               | Parameter                   | Conditions           | Min  | Тур  | Max  | Unit |
|----------------------|-----------------------------|----------------------|------|------|------|------|
|                      |                             | Calibrated, FRANGE=0 | 4    | 4.3  | 4.6  |      |
| f <sub>OUT</sub>     | Output frequency (1)        | Calibrated, FRANGE=1 | 7.8  | 8.2  | 8.5  | MHz  |
|                      |                             | Calibrated, FRANGE=2 | 11.3 | 12   | 12.3 |      |
|                      |                             | Calibrated, FRANGE=0 |      | 90   | 110  |      |
| I <sub>RCFAST</sub>  | Current consumption (2)     | Calibrated, FRANGE=1 |      | 130  | 150  | μΑ   |
|                      |                             | Calibrated, FRANGE=2 |      | 180  | 205  |      |
|                      |                             | Calibrated, FRANGE=0 | 48.8 | 49.6 | 50.1 |      |
| Duty                 | Duty cycle <sup>(1)</sup>   | Calibrated, FRANGE=1 | 47.8 | 49.2 | 50.1 | %    |
|                      |                             | Calibrated, FRANGE=2 | 46.7 | 48.8 | 50.0 |      |
| t <sub>STARTUP</sub> | Startup time <sup>(1)</sup> | Calibrated, FRANGE=2 | 0.1  | 0.31 | 0.71 | μs   |

<sup>1.</sup> These values are based on characterization. These values are not covered by test limits in production.

<sup>2.</sup> These values are based on simulation. These values are not covered by test limits in production or characterization.

<sup>2.</sup> These values are based on simulation. These values are not covered by test limits in production or characterization.

## 9.6.9 80MHz RC Oscillator (RC80M) Characteristics

Table 9-29. Internal 80MHz RC Oscillator Characteristics

| Symbol               | Parameter                   | Conditions        | Min  | Тур  | Max | Unit |
|----------------------|-----------------------------|-------------------|------|------|-----|------|
| f <sub>OUT</sub>     | Output frequency (1)        | After calibration | 60   | 80   | 100 | MHz  |
| I <sub>RC80M</sub>   | Current consumption (2)     |                   |      | 330  |     | μA   |
| t <sub>STARTUP</sub> | Startup time <sup>(1)</sup> |                   | 0.57 | 1.72 | 3.2 | μs   |
| Duty                 | Duty cycle <sup>(2)</sup>   |                   | 45   | 50   | 55  | %    |

<sup>1.</sup> These values are based on characterization. These values are not covered by test limits in production.

#### 9.7 Flash Characteristics

Table 9-30 gives the device maximum operating frequency depending on the number of flash wait states and the flash read mode. The FWS bit in the FLASHCALW FCR register controls the number of wait states used when accessing the flash memory.

**Table 9-30.** Maximum Operating Frequency (1)

| PowerScaling Mode | Flash Read Mode                                                    | Flash Wait<br>States | Maximum Operating<br>Frequency | Unit |
|-------------------|--------------------------------------------------------------------|----------------------|--------------------------------|------|
| 0                 | Low power (HSDIS) + Flash internal reference: BPM.PMCON.FASTWKUP=1 | 1                    | 12                             |      |
|                   | I(I IODIO)                                                         | 0                    | 18                             |      |
|                   | Low power(HSDIS)                                                   | 1                    | 36                             |      |
| 1                 | Low power (HSDIS) + Flash internal reference: BPM.PMCON.FASTWKUP=1 | 1                    | 12                             | MHz  |
|                   | Law rower (UCDIC)                                                  | 0                    | 8                              |      |
|                   | Low power (HSDIS)                                                  | 1                    | 12                             |      |
| 2                 | High apond (HSENI)                                                 | 0                    | 24                             |      |
| 2                 | High speed (HSEN)                                                  | 1                    | 48                             |      |

<sup>1.</sup> These values are based on simulation. These values are not covered by test limits in production or characterization.

**Table 9-31.** Flash Characteristics (1)

| Symbol           | Parameter                         | Conditions                    | Min | Тур  | Max | Unit |
|------------------|-----------------------------------|-------------------------------|-----|------|-----|------|
| t <sub>FPP</sub> | Page programming time             |                               |     | 4.38 |     |      |
| t <sub>FPE</sub> | Page erase time                   |                               |     | 4.38 |     |      |
| t <sub>FFP</sub> | Fuse programming time             | $f_{CLK\_AHB} = 48MHz$        |     | 0.63 |     | ms   |
| t <sub>FEA</sub> | Full chip erase time (EA)         |                               |     | 5.66 |     |      |
| t <sub>FCE</sub> | JTAG chip erase time (CHIP_ERASE) | f <sub>CLK_AHB</sub> = 115kHz |     | 304  |     |      |

<sup>2.</sup> These values are based on simulation. These values are not covered by test limits in production or characterization.

1. These values are based on simulation. These values are not covered by test limits in production or characterization.

**Table 9-32.** Flash Endurance and Data Retention (1)

| Symbol              | Parameter                                   | Conditions                   | Min  | Тур | Max | Unit   |
|---------------------|---------------------------------------------|------------------------------|------|-----|-----|--------|
| N <sub>FARRAY</sub> | Array endurance (write/page)                | f <sub>CLK_AHB</sub> > 10MHz | 100k |     |     | ovoloo |
| N <sub>FFUSE</sub>  | General Purpose fuses endurance (write/bit) | f <sub>CLK_AHB</sub> > 10MHz | 10k  |     |     | cycles |
| t <sub>RET</sub>    | Data retention                              |                              | 15   |     |     | years  |

<sup>1.</sup> These values are based on simulation. These values are not covered by test limits in production or characterization.

119

#### **Analog Characteristics** 9.8

#### 9.8.1

Voltage Regulator Characteristics
3. VREG Electrical Characteristics in Linear and Switching Modes Table 9-33.

| Symbol               | Parameter                                             | Conditions                                      | Min  | Тур  | Max   | Units |
|----------------------|-------------------------------------------------------|-------------------------------------------------|------|------|-------|-------|
|                      | DC output current (1)                                 | Low power mode (WAIT)                           | 2000 | 3600 | 5600  |       |
|                      | Power scaling mode 0 & 2                              | Ultra Low power mode (RETENTION)                | 100  | 180  | 300   | ۵     |
| I <sub>OUT</sub>     | DC output current <sup>(1)</sup> Power scaling mode 1 | Low power mode (WAIT)                           | 4000 | 7000 | 10000 | μA    |
|                      |                                                       | Ultra Low power mode (RETENTION)                | 200  | 350  | 600   |       |
|                      |                                                       | RUN & SLEEPx modes                              | 1.75 | 1.82 | 1.87  |       |
|                      | DC output voltage Power scaling mode 0 & 2            | Low power mode (WAIT) <sup>(1)</sup>            |      | 1.82 |       |       |
|                      | I <sub>OUT</sub> = 0 mA                               | Ultra Low power mode (RETENTION) <sup>(1)</sup> |      | 1.82 |       | V     |
| V <sub>VDDCORE</sub> |                                                       | RUN & SLEEPx modes                              | 1.18 | 1.22 | 1.24  | V     |
|                      | DC output voltage Power scaling mode 1                | Low power mode (WAIT) <sup>(1)</sup>            |      | 1.22 |       |       |
|                      | I <sub>OUT</sub> = 0 mA                               | Ultra Low power mode (RETENTION) <sup>(1)</sup> |      | 1.46 |       |       |

<sup>1.</sup> These values are based on simulation. These values are not covered by test limits in production.

Table 9-34. VREG Electrical Characteristics in Linear mode

| Symbol           | Parameter                                                          | Conditions                                                   | Min   | Тур   | Max   | Units |
|------------------|--------------------------------------------------------------------|--------------------------------------------------------------|-------|-------|-------|-------|
| V                | Input voltage range                                                | V <sub>VDDCORE</sub> = 1.65V, I <sub>OUT</sub> =10mA         | 1.68  |       | 3.6   |       |
| $V_{VDDIN}$      | VDDIN IIIput voltage range                                         | $V_{VDDCORE} = 1.65V, I_{OUT} = 50mA$                        | 1.79  |       | 3.6   | V     |
| V                | DC output voltage (1)                                              | I <sub>OUT</sub> = 0 mA                                      | 1.777 | 1.814 | 1.854 |       |
| $V_{VDDCORE}$    | Power scaling mode 0 & 2                                           | I <sub>OUT</sub> = 50 mA                                     | 1.75  | 1.79  | 1.83  |       |
| I <sub>OUT</sub> | DC output current <sup>(1)</sup>                                   | V <sub>VDDCORE</sub> > 1.65V                                 |       |       | 100   | mA    |
|                  | Output DC load regulation <sup>(1)</sup> Transient load regulation | $I_{OUT} = 0$ to 80 mA,<br>$V_{VDDIN} = 3 V$                 | -34   | -27   | -19   | mV    |
|                  | Output DC regulation <sup>(1)</sup>                                | I <sub>OUT</sub> = 80 mA,<br>V <sub>VDDIN</sub> = 2V to 3.6V | 10    | 28    | 48    | mV    |
| IQ               | Quescient current <sup>(1)</sup>                                   | I <sub>OUT</sub> = 0 mA                                      | 88    | 107   | 128   | μA    |

<sup>1.</sup> These values are based on characterization. These values are not covered by test limits in production.

Table 9-35. External components requirements in Linear Mode

| Symbol           | Parameter                   | Technology | Тур | Units |
|------------------|-----------------------------|------------|-----|-------|
| C <sub>IN1</sub> | Input regulator capacitor 1 |            | 33  | ۲     |
| C <sub>IN2</sub> | Input regulator capacitor 2 |            | 100 | nF    |

 Table 9-35.
 External components requirements in Linear Mode

| Symbol            | Parameter                    | Technology                                                                 | Тур | Units |
|-------------------|------------------------------|----------------------------------------------------------------------------|-----|-------|
| C <sub>IN3</sub>  | Input regulator capacitor 3  |                                                                            | 10  | μF    |
| C <sub>OUT1</sub> | Output regulator capacitor 1 |                                                                            | 100 | nF    |
| C <sub>OUT2</sub> | Output regulator capacitor 2 | Tantalum or MLCC<br>0.5 <esr<10ω< td=""><td>4.7</td><td>μF</td></esr<10ω<> | 4.7 | μF    |

Table 9-36. VREG Electrical Characteristics in Switching mode

| Symbol           | Parameter                                                          | Conditions                                                              | Min  | Тур  | Max  | Units |
|------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------|------|------|------|-------|
| $V_{VDDIN}$      | Input voltage range                                                | V <sub>VDDCORE</sub> = 1.65V, I <sub>OUT</sub> =50mA                    | 2.0  |      | 3.6  |       |
| V                | DC output voltage (1)                                              | I <sub>OUT</sub> = 0 mA                                                 | 1.75 | 1.82 | 1.87 | V     |
| $V_{VDDCORE}$    | Power scaling mode 0 & 2                                           | I <sub>OUT</sub> = 50 mA                                                | 1.66 | 1.71 | 1.79 |       |
| I <sub>OUT</sub> | DC output current <sup>(1)</sup>                                   | V <sub>VDDCORE</sub> > 1.65V                                            |      |      | 55   | mA    |
|                  | Output DC load regulation <sup>(1)</sup> Transient load regulation | $I_{OUT} = 0$ to 50mA,<br>$V_{VDDIN} = 3V$                              | -136 | -101 | -82  | mV    |
|                  | Output DC regulation <sup>(1)</sup>                                | $I_{OUT} = 50 \text{ mA},$<br>$V_{VDDIN} = 2 \text{V to } 3.6 \text{V}$ | -20  | 38   | 99   | mV    |
|                  | Quescient current <sup>(1)</sup>                                   | V <sub>VDDIN</sub> = 2V, I <sub>OUT</sub> = 0 mA                        | 97   | 186  | 546  |       |
| IQ               | Quescient current                                                  | $V_{VDDIN} > 2.2V$ , $I_{OUT} = 0$ mA                                   | 97   | 111  | 147  | μΑ    |
| P <sub>EFF</sub> | Power efficiency <sup>(1)</sup>                                    | I <sub>OUT</sub> = 5mA, 50mA<br>Reference power not included            | 82.7 | 88.3 | 95   | %     |

<sup>1.</sup> These values are based on characterization. These values are not covered by test limits in production.

Table 9-37. Decoupling Requirements in Switching Mode

| Symbol               | Parameter                              | Technology                    | Тур | Units |
|----------------------|----------------------------------------|-------------------------------|-----|-------|
| C <sub>IN1</sub>     | Input regulator capacitor 1            |                               | 33  |       |
| C <sub>IN2</sub>     | Input regulator capacitor 2            |                               | 100 | nF    |
| C <sub>IN3</sub>     | Input regulator capacitor 3            |                               | 10  | μF    |
| C <sub>OUT1</sub>    | Output regulator capacitor 1           | X7R MLCC                      | 100 | nF    |
| C <sub>OUT2</sub>    | Output regulator capacitor 2           | X7R MLCC (ex : GRM31CR71A475) | 4.7 | μF    |
| L <sub>EXT</sub>     | External inductance                    | (ex: Murata LQH3NPN220MJ0)    | 22  | μH    |
| R <sub>DCLEXT</sub>  | Serial resistance of L <sub>EXT</sub>  |                               | 0.7 | Ω     |
| ISAT <sub>LEXT</sub> | Saturation current of L <sub>EXT</sub> |                               | 300 | mA    |

Note: 1. Refer to Section 6. on page 39.

## 9.8.2 Power-on Reset 33 Characteristics

**Table 9-38.** POR33 Characteristics (1)

| Symbol            | Parameter                                       | Conditions | Min  | Тур | Max  | Units |
|-------------------|-------------------------------------------------|------------|------|-----|------|-------|
| V <sub>POT+</sub> | Voltage threshold on V <sub>VDDIN</sub> rising  |            | 1.25 |     | 1.55 | V     |
| V <sub>POT-</sub> | Voltage threshold on V <sub>VDDIN</sub> falling |            | 0.95 |     | 1.30 | V     |

<sup>1.</sup> These values are based on characterization. These values are not covered by test limits in production.

Figure 9-4. POR33 Operating Principle



# 9.8.3 Brown Out Detectors Characteristics

**Table 9-39.** BOD18 Characteristics (1)

| Symbol               | Parameter                                                             | Conditions                                                                        | Min | Тур  | Max | Units |
|----------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----|------|-----|-------|
|                      | Step size, between adjacent values in BSCIF.BOD18LEVEL <sup>(1)</sup> |                                                                                   |     | 10.1 |     | mV    |
| V <sub>HYST</sub>    | BOD hysteresis <sup>(1)</sup>                                         | T = 25°C                                                                          | 3   |      | 40  |       |
| t <sub>DET</sub>     | Detection time <sup>(1)</sup>                                         | Time with V <sub>VDDCORE</sub> < BOD18.LEVEL necessary to generate a reset signal | 1.2 |      |     | μs    |
|                      | Correct consumption (1)                                               | on VDDIN                                                                          |     | 7.4  | 14  |       |
| IBOD                 | Current consumption <sup>(1)</sup>                                    | on VDDCORE                                                                        |     |      | 7   | μA    |
| t <sub>STARTUP</sub> | Startup time <sup>(1)</sup>                                           |                                                                                   |     |      | 4.5 | μs    |

1. These values are based on simulation. These values are not covered by test limits in production or characterization.

The values in Table 9-40 describe the values of the BOD33.LEVEL in the flash User Page fuses.

Table 9-40.BOD33.LEVEL Values

| BOD33.LEVEL Value | Min | Тур  | Max | Units |
|-------------------|-----|------|-----|-------|
| 16                |     | 2.08 |     |       |
| 20                |     | 2.18 |     |       |
| 24                |     | 2.33 |     |       |
| 28                |     | 2.48 |     |       |
| 32                |     | 2.62 |     | V     |
| 36                |     | 2.77 |     |       |
| 40                |     | 2.92 |     |       |
| 44                |     | 3.06 |     |       |
| 48                |     | 3.21 |     |       |

Table 9-41. BOD33 Characteristics (1)

| Symbol               | Parameter                                                             | Conditions                                                             | Min | Тур  | Max | Units |
|----------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------|-----|------|-----|-------|
|                      | Step size, between adjacent values in BSCIF.BOD33LEVEL <sup>(1)</sup> |                                                                        |     | 3.44 |     | mV    |
| V <sub>HYST</sub>    | Hysteresis <sup>(1)</sup>                                             |                                                                        | 45  |      | 170 |       |
| t <sub>DET</sub>     | Detection time <sup>(1)</sup>                                         | Time with VDDIN < V <sub>TH</sub> necessary to generate a reset signal |     |      |     | μs    |
| I <sub>BOD33</sub>   | Current consumption <sup>(1)</sup>                                    | Normal mode                                                            |     |      | 36  | μA    |
| t <sub>STARTUP</sub> | Startup time <sup>(1)</sup>                                           | Normal mode                                                            |     |      | 6   | μs    |

<sup>1.</sup> These values are based on simulation. These values are not covered by test limits in production or characterization.

# 9.8.4 Analog- to Digital Converter Characteristics

Table 9-42. Operating conditions

| Symbol                  | Parameter                                                   | Conditions                                                | Min  | Тур | Max               | Units   |
|-------------------------|-------------------------------------------------------------|-----------------------------------------------------------|------|-----|-------------------|---------|
|                         | Temperature range                                           |                                                           | -40  |     | +85               | °C      |
|                         | Resolution (1)                                              | Max                                                       |      | 12  | 12 <sup>(2)</sup> | Bit     |
|                         | Compling clock (3)                                          | Differential modes, Gain=1X                               | 5    |     | 300               | I.L.    |
|                         | Sampling clock (3)                                          | Unipolar modes, Gain=1X                                   | 5    |     | 250               | kHz     |
| f <sub>ADC</sub>        | ADC clock frequency <sup>(3)</sup>                          | Differential modes                                        | 0.03 |     | 1.8               | N 41 1- |
|                         |                                                             | Unipolar modes                                            | 0.03 |     | 1.5               | MHz     |
| т                       | Sampling time <sup>(3)</sup>                                | Differential modes                                        | 16.5 |     | 277               | μs      |
| T <sub>SAMPLEHOLD</sub> |                                                             | Unipolar modes                                            | 16.5 |     | 333               |         |
|                         | Conversion rate <sup>(1)</sup>                              | 1X gain, differential                                     |      |     | 300               | kSps    |
|                         | Internal channel conversion rate <sup>(3)</sup>             | V <sub>VDD</sub> /10, Bandgap and<br>Temperature channels |      |     | 125               | kSps    |
|                         |                                                             | 1X gain, (resolution/2)+gain (4)                          |      |     | 6                 |         |
|                         |                                                             | 2X and 4X gain                                            |      |     | 7                 |         |
|                         | Conversion time (latency)  Differential mode (no windowing) | 8X and 16X gain                                           |      |     | 8                 | Cycles  |
|                         |                                                             | 32X and 64X gain                                          |      |     | 9                 |         |
|                         |                                                             | 64X gain and unipolar                                     |      |     | 10                |         |

- 1. These values are based on characterization. These values are not covered by test limits in production
- 2. Single ended or using divide by two max resolution: 11 bits
- 3. These values are based on simulation. These values are not covered by test limits in production
- 4. See Figure 9-5

Figure 9-5. Maximum input common mode voltage



Table 9-43. DC Characteristics

| Symbol              | Parameter                                        | Conditions                                  | Min  | Тур | Max            | Units  |
|---------------------|--------------------------------------------------|---------------------------------------------|------|-----|----------------|--------|
| VDDANA              | Supply voltage (1)                               |                                             | 1.6  |     | 3.6            | V      |
|                     |                                                  | Differential mode                           | 1.0  |     | VDDANA<br>-0.6 |        |
|                     | Reference range (2)                              | Unipolar and Window modes                   | 1.0  |     | 1.0            | V      |
|                     |                                                  | Using divide by two function (differential) |      |     | VDDANA         |        |
|                     | Absolute min, max input voltage <sup>(2)</sup>   |                                             | -0,1 |     | VDDANA<br>+0.1 | V      |
|                     | ADC with reference already enabled               |                                             | 12   | 24  | Cycles         |        |
|                     | Start up time <sup>(2)</sup>                     | No gain compensation Reference buffer       |      |     | 5              | μs     |
|                     |                                                  | Gain compensation Reference buffer          |      |     | 60             | Cycles |
| R <sub>SAMPLE</sub> | Input channel source resistance <sup>(2)</sup>   |                                             |      |     | 0.5            | kΩ     |
| C <sub>SAMPLE</sub> | Sampling capacitance <sup>(2)</sup>              |                                             | 2.9  | 3.6 | 4.3            | pF     |
|                     | Reference input source registeres(2)             | Gain compensation                           |      |     | 2              | kΩ     |
|                     | Reference input source resistance <sup>(2)</sup> | No gain compensation                        |      |     | 1              | MΩ     |
|                     | ADC reference settling time <sup>(2)</sup>       | After changing reference/mode (3)           |      | 5   | 60             | Cycles |

- 1. These values are based on characterization. These values are not covered by test limits in production
- 2. These values are based on simulation. These values are not covered by test limits in production
- 3. Requires refresh/flush otherwise conversion time (latency) + 1

**Table 9-44.** Differential mode, gain=1

| Symbol | Parameter                                      | Conditions                                                | Min  | Тур  | Max  | Units |
|--------|------------------------------------------------|-----------------------------------------------------------|------|------|------|-------|
|        | Accuracy without compensation (1)              |                                                           |      | 7    |      | ENOB  |
|        | Accuracy after compensation <sup>(1)</sup>     | (INL, gain and offset)                                    |      |      | 11   | ENOB  |
| INL    | Integral Non Linearity (2)                     | After calibration, Gain compensation                      |      | 1.2  | 1.7  | LSBs  |
| DNL    | Differential Non Linearity <sup>(2)</sup>      | After calibration                                         |      | 0.7  | 1.0  | LSBs  |
|        | Gain error <sup>(2)</sup>                      | External reference                                        | -5.0 | -1.0 | 5.0  |       |
|        |                                                | VDDANA/1.6                                                | -40  |      | 40   | mV    |
|        |                                                | VDDANA/2.0                                                | -40  |      | 40   | IIIV  |
|        |                                                | Bandgap After calibration                                 | -30  |      | 30   |       |
|        | Gain error drift vs voltage <sup>(1)</sup>     | External reference                                        | -2   |      | 2    | mV/V  |
|        | Gain error drift vs temperature <sup>(1)</sup> | After calibration + bandgap drift If using onchip bandgap |      |      | 0.08 | mV/°K |
|        |                                                | External reference                                        | -5.0 |      | 5.0  |       |
|        | Offset error <sup>(2)</sup>                    | VDDANA/1.6                                                | -10  |      | 10   | mV    |
|        |                                                | VDDANA/2.0                                                | -10  |      | 10   | IIIV  |
|        |                                                | Bandgap After calibration                                 | -10  |      | 10   |       |
|        | Offset error drift vs voltage <sup>(1)</sup>   |                                                           | -4   |      | 4    | mV/V  |

Table 9-44. Differential mode, gain=1

|  | Offset error drift vs temperature <sup>(1)</sup> |                                                      |       |                      | 0.04 | mV/°K  |
|--|--------------------------------------------------|------------------------------------------------------|-------|----------------------|------|--------|
|  | Conversion range (2)                             | Vin-Vip                                              | -Vref |                      | Vref | V      |
|  | ICMR <sup>(1)</sup>                              |                                                      |       | see<br>Figure<br>9-5 |      |        |
|  | PSRR <sup>(1)</sup>                              | fvdd=1Hz, ext ADVREFP=3.0V<br>V <sub>VDD</sub> =3.6V |       | 100                  |      | dB     |
|  |                                                  | fvdd=2MHz, ext<br>ADVREFP=3.0V V <sub>VDD</sub> =3.6 |       | 50                   |      |        |
|  | DC supply current (2)                            | VDDANA=3.6V,<br>ADVREFP=3.0V                         |       | 1.2                  |      | mA     |
|  |                                                  | VDDANA=1.6V,<br>ADVREFP=1.0V                         |       | 0.6                  |      | 1 IIIA |

- 1. These values are based on simulation only. These values are not covered by test limits in production or characterization
- 2. These values are based on characterization and not tested in production, and valid for an input voltage between 10% to 90% of reference voltage.

Table 9-45. Unipolar mode, gain=1

| Symbol | Parameter                                     | Conditions                                           | Min   | Тур                  | Max  | Units  |
|--------|-----------------------------------------------|------------------------------------------------------|-------|----------------------|------|--------|
|        | Accuracy without compensation (1)             |                                                      |       | 7                    |      | ENOB   |
|        | Accuracy after compensation <sup>(1)</sup>    |                                                      |       |                      | 11   | ENOB   |
| INL    | Integral Non Linearity (2)                    | After calibration Dynamic tests No gain compensation |       |                      | ±3   | - LSBs |
| IINL   | ,                                             | After calibration Dynamic tests Gain compensation    |       |                      | ±3   | LSBS   |
| DNL    | Differential Non Linearity <sup>(2)</sup>     | After calibration                                    |       |                      | ±2.8 | LSBs   |
|        |                                               | External reference                                   | -15   |                      | 15   |        |
|        | - Gain error <sup>(2)</sup>                   | VDDANA/1.6                                           | -50   |                      | 50   | mV     |
|        |                                               | VDDANA/2.0                                           | -30   |                      | 30   | IIIV   |
|        |                                               | Bandgap After calibration                            | -10   |                      | 10   |        |
|        | Gain error drift vs voltage <sup>(1)</sup>    | External reference                                   | -8    |                      | 8    | mV/V   |
|        | Gain error drift temperature <sup>(1)</sup>   | + bandgap drift If using bandgap                     |       |                      | 0.08 | mV/°K  |
|        |                                               | External reference                                   | -15   |                      | 15   |        |
|        | Offset error <sup>(2)</sup>                   | VDDANA/1.6                                           | -15   |                      | 15   | mV     |
|        | - Oliset ellol                                | VDDANA/2.0                                           | -15   |                      | 15   | IIIV   |
|        |                                               | Bandgap After calibration                            | -10   |                      | 10   |        |
|        | Offset error drift <sup>(1)</sup>             |                                                      | -4    |                      | 4    | mV/V   |
|        | Offset error drift temperature <sup>(1)</sup> |                                                      |       | 0                    | 0.04 | mV/°K  |
|        | Conversion range <sup>(1)</sup>               | Vin-Vip                                              | -Vref |                      | Vref | V      |
|        | ICMR <sup>(1)</sup>                           |                                                      |       | see<br>Figure<br>9-5 |      |        |

Table 9-45. Unipolar mode, gain=1

|      | PSRR <sup>(1)</sup>                       | fvdd=1Hz, ext ADVREFP=3.0V<br>VDDIO=3.6V | 100 |     | dB |
|------|-------------------------------------------|------------------------------------------|-----|-----|----|
| FORM | fvdd=2MHz, ext<br>ADVREFP=3.0V VDDIO=3.6V | 50                                       |     | UD  |    |
| DO 1 | DC gupply gurront <sup>(1)</sup>          | VDDANA=3.6V,<br>ADVREFP=3.0V             | 1   | 1.8 | mΛ |
|      | DC supply current <sup>(1)</sup>          | VDDANA=1.6V,<br>ADVREFP=1.0V             | 1   | 1.3 | mA |

- 1. These values are based on simulation. These values are not covered by test limits in production or characterization.
- 2. These values are based on characterization and not tested in production, and valid for an input voltage between 10% to 90% of reference voltage.

#### 9.8.4.1 Inputs and Sample and Hold Acquisition Times

The analog voltage source must be able to charge the sample and hold (S/H) capacitor in the ADC in order to achieve maximum accuracy. Seen externally the ADC input consists of a resistor ( $R_{SAMPLE}$ ) and a capacitor ( $C_{SAMPLE}$ ). In addition, the source resistance ( $R_{SOURCE}$ ) must be taken into account when calculating the required sample and hold time. Figure 9-6 shows the ADC input channel equivalent circuit.

Figure 9-6. ADC Input



To achieve n bits of accuracy, the  $C_{SAMPLE}$  capacitor must be charged at least to a voltage of  $V_{CSAMPLE} \ge V_{IN} \times (1-2^{-(n+1)})$ 

The minimum sampling time  $t_{SAMPLEHOLD}$  for a given  $R_{SOURCE}$  can be found using this formula:

$$t_{SAMPLEHOLD} \ge (R_{SAMPLE} + R_{SOURCE}) \times (C_{SAMPLE}) \times (n+1) \times \ln(2)$$

for a 12 bits accuracy :  $t_{SAMPLEHOLD} \ge (R_{SAMPLE} + R_{SOURCE}) \times (C_{SAMPLE}) \times 9,02$  where

$$t_{SAMPLEHOLD} = \frac{1}{2 \times fADC}$$

# 9.8.5 Digital to Analog Converter Characteristics

Table 9-46. Operating conditions

| Symbol | Parameter                                | Conditions                                      | Min  | Тур     | Max  | Units |
|--------|------------------------------------------|-------------------------------------------------|------|---------|------|-------|
|        | Analog Supply Voltage (1)                | on VDDANA                                       | 2.4  | 3       | 3.6  | V     |
|        | Digital Supply Voltage <sup>(1)</sup>    | on VDDCORE                                      | 1.62 | 1.8     | 1.98 | V     |
|        | Resolution (2)                           |                                                 |      | 10      |      | bits  |
|        | Clock frequency <sup>(1)</sup>           | Cload = $50pF$ ; Rload = $5k\Omega$             |      |         | 500  | kHz   |
|        | Load <sup>(1)</sup>                      | CLoad                                           |      |         | 50   | pF    |
|        | Load                                     | RLoad                                           | 5    |         |      | kΩ    |
| INL    | Integral Non Linearity (1)               | Best fit-line method                            |      |         | ±2   | LSBs  |
| DNL    | Differential Non Linearity (1)           | Best fit-line method                            | -0.9 |         | +1   | LSBs  |
|        | Zero Error (offset) (1)                  | CDR[9:0] = 0                                    |      | 1       | 5    | mV    |
|        | Gain Error (1)                           | CDR[9:0] = 1023                                 |      | 5       | 10   | mV    |
|        | Total Harmonic Distortion <sup>(1)</sup> | 80% of VDDANA @ fin = 70kHz                     | -56  |         | 7    | dB    |
|        | Delay to vout (1)                        | CDR[9:0] = 512/ Cload = 50 pF<br>/ Rload = 5 kΩ | 2    |         |      | μs    |
|        | Startup time <sup>(1)</sup>              | CDR[9:0] = 512                                  | 5    |         | 9    | μs    |
|        | ADVREFP Voltage Range <sup>(1)</sup>     | (ADVREFP < VDDANA –<br>100mV) is mandatory      | 2.3  |         | 3.5  | V     |
|        | ADVREFN Voltage Range <sup>(1)</sup>     | ADVREFP = GND                                   |      | 0       |      | V     |
|        | Standby Current <sup>(1)</sup>           | On VDDANA                                       |      |         | 500  | nA    |
|        | Standby Current                          | On VDDCORE                                      |      |         | 100  | - nA  |
|        |                                          | On VDDANA (no Rload)                            |      | 485     | 660  |       |
|        | DC Current consumption <sup>(1)</sup>    | On ADVREFP                                      |      | 250 295 | 295  | μA    |
|        |                                          | (CDR[9:0] = 512)                                |      | 250     | 295  |       |

<sup>1.</sup> These values are based on simulation. These values are not covered by test limits in production or characterization

# 9.8.6 Analog Comparator Characteristics Table 9-47. Analog Comparator Characteristics

| Symbol | Parameter                    | Conditions                                                                      | Min | Тур | Max       | Units |
|--------|------------------------------|---------------------------------------------------------------------------------|-----|-----|-----------|-------|
|        | Positive input voltage range |                                                                                 | 0.1 |     | VDDIO-0.1 | V     |
|        | Negative input voltage range |                                                                                 | 0.1 |     | VDDIO-0.1 | V     |
|        | Offset (1)                   | $V_{ACREFN}$ =0.1V to VDDIO-0.1V,<br>hysteresis = 0 <sup>(2)</sup><br>Fast mode | -12 |     | 13        | mV    |
|        | Onset                        | $V_{ACREFN}$ =0.1V to VDDIO-0.1V,<br>hysteresis = $0^{(2)}$<br>Low power mode   | -11 |     | 12        | mV    |

<sup>2.</sup> These values are based on characterization. These values are not covered by test limits in production

 Table 9-47.
 Analog Comparator Characteristics

| Symbol               | Parameter                        | Conditions                                                                                  | Min | Тур | Max  | Units |
|----------------------|----------------------------------|---------------------------------------------------------------------------------------------|-----|-----|------|-------|
|                      |                                  | $V_{ACREFN} = 0.1V$ to VDDIO-0.1V,<br>hysteresis = $1^{(2)}$<br>Fast mode                   | 10  |     | 55   | mV    |
|                      |                                  | V <sub>ACREFN</sub> =0.1V to VDDIO-0.1V,<br>hysteresis = 1 <sup>(2)</sup><br>Low power mode | 10  |     | 68   | mV    |
|                      | Hysteresis <sup>(1)</sup>        | $V_{ACREFN} = 0.1 \text{V to VDDIO-0.1V},$<br>hysteresis = $2^{(2)}$<br>Fast mode           | 26  |     | 83   | mV    |
|                      |                                  | $V_{ACREFN} = 0.1 \text{V to VDDIO-0.1V},$<br>hysteresis = $2^{(2)}$<br>Low power mode      | 19  |     | 91   | mV    |
|                      |                                  | $V_{ACREFN} = 0.1 \text{V to VDDIO-0.1V},$<br>hysteresis = $3^{(2)}$<br>Fast mode           | 43  |     | 106  | mV    |
|                      |                                  | V <sub>ACREFN</sub> =0.1V to VDDIO-0.1V,<br>hysteresis = 3 <sup>(2)</sup><br>Low power mode | 32  |     | 136  | mV    |
|                      | Decree de la la (1)              | Changes for V <sub>ACM</sub> =VDDIO/2<br>100mV Overdrive<br>Fast mode                       |     |     | 67   | ns    |
|                      | Propagation delay <sup>(1)</sup> | Changes for V <sub>ACM</sub> =VDDIO/2<br>100mV Overdrive<br>Low power mode                  |     |     | 315  | ns    |
|                      | Startup time <sup>(1)</sup>      | Enable to ready delay Fast mode                                                             |     |     | 1.19 | μs    |
| t <sub>STARTUP</sub> | Startup time\"                   | Enable to ready delay Low power mode                                                        |     |     | 3.61 | μs    |
|                      | Channel current                  | Low power mode, no hysteresis                                                               |     | 4.9 | 8.7  | ^     |
| I <sub>AC</sub>      | consumption (3)                  | Fast mode, no hysteresis                                                                    |     | 63  | 127  | μΑ    |

<sup>1.</sup> These values are based on characterization. These values are not covered by test limits in production

<sup>2.</sup> HYSTAC.CONFn.HYS field, refer to the Analog Comparator Interface chapter

<sup>3.</sup> These values are based on simulation. These values are not covered by test limits in production or characterization

# **Liquid Crystal Display Controler characteristics 3.** Liquid Crystal Display Controler characteristics 9.8.7

Table 9-48.

| Symbol              | Parameter                             | Conditions                                                        | Min   | Тур                   | Max | Units |
|---------------------|---------------------------------------|-------------------------------------------------------------------|-------|-----------------------|-----|-------|
| SEG                 | Segment Terminal Pins                 |                                                                   |       |                       | 40  |       |
| СОМ                 | Common Terminal Pins                  |                                                                   |       |                       | 4   |       |
| f <sub>Frame</sub>  | LCD Frame Frequency                   | F <sub>CLKLCD</sub>                                               | 31.25 |                       | 512 | Hz    |
| C <sub>Flying</sub> | Flying Capacitor                      |                                                                   |       | 100                   |     | nF    |
| V <sub>LCD</sub>    | (1)                                   |                                                                   |       | 3                     |     |       |
| BIAS2               | LCD Regulated Voltages (1) CFG.FCST=0 | $C_{Flying}$ = 100nF<br>100nF on $V_{LCD}$ , BIAS2 and BIAS1 pins |       | 2*V <sub>LCD</sub> /3 |     | V     |
| BIAS1               | 01 0.1 001=0                          | Toom on vice, bir to 2 and bir of pins                            |       | V <sub>LCD</sub> /3   |     |       |

<sup>1.</sup> These values are based on simulation. These values are not covered by test limits in production or characterization

#### 9.8.7.1 Liquid Crystal Controler supply current

The values in Table 9-49 are measured values of power consumption under the following conditions, except where noted:

- T=25°C, WAIT mode, Low power waveform, Frame Rate = 32Hz from OSC32K
- Configuration: 4COMx40SEG, 1/4 Duty, 1/3 Bias, No animation
- All segments on, Load = 160 x 22pF between each COM and each SEG.
- LCDCA current based on I<sub>LCD</sub> = I<sub>WAIT</sub>(Lcd On) I<sub>WAIT</sub>(Lcd Off)

Table 9-49. Liquid Crystal Display Controler supply current

| Symbol | Conditions                  | Conditions                |  | Тур  | Max | Units |
|--------|-----------------------------|---------------------------|--|------|-----|-------|
|        | Internal voltage generation | V <sub>VDDIN</sub> = 3.6V |  | 8.85 |     |       |
|        | 0-0-0-0                     | $V_{VDDIN} = 1.8V$        |  | 6.16 |     |       |
| ILCD   | External bias               | V <sub>VDDIN</sub> = 3.3V |  | 0.98 |     | μΑ    |
|        | V <sub>LCD</sub> =3.0V      | $V_{VDDIN} = 1.8V$        |  | 1.17 |     |       |

# 9.9 Timing Characteristics

# 9.9.1 RESET\_N Timing

**Table 9-50.** RESET\_N Waveform Parameters (1)

| Symbol             | Parameter                    | Conditions | Min | Max | Units |
|--------------------|------------------------------|------------|-----|-----|-------|
| t <sub>RESET</sub> | RESET_N minimum pulse length |            | 10  |     | ns    |

<sup>1.</sup> These values are based on simulation. These values are not covered by test limits in production.

# 9.9.2 USART in SPI Mode Timing

#### 9.9.2.1 Master mode

Figure 9-7. USART in SPI Master Mode with (CPOL= CPHA= 0) or (CPOL= CPHA= 1)



**Figure 9-8.** USART in SPI Master Mode with (CPOL= 0 and CPHA= 1) or (CPOL= 1 and CPHA= 0)



USART0 in SPI Mode Timing, Master Mode<sup>(1)</sup> Table 9-51.

| Symbol | Parameter                         | Conditions               | Min                                         | Max    | Units |
|--------|-----------------------------------|--------------------------|---------------------------------------------|--------|-------|
| USPI0  | MISO setup time before SPCK rises |                          | 123.2 + t <sub>SAMPLE</sub> <sup>(2)</sup>  |        |       |
| USPI1  | MISO hold time after SPCK rises   | V <sub>VDDIO</sub> from  | 24.74 -t <sub>SAMPLE</sub> <sup>(2)</sup>   |        |       |
| USPI2  | SPCK rising to MOSI delay         | 3.0V to 3.6V,<br>maximum |                                             | 513.56 |       |
| USPI3  | MISO setup time before SPCK falls | external                 | 125.99 + t <sub>SAMPLE</sub> <sup>(2)</sup> |        | ns    |
| USPI4  | MISO hold time after SPCK falls   | capacitor = 40pF         | 24.74 -t <sub>SAMPLE</sub> <sup>(2)</sup>   |        |       |
| USPI5  | SPCK falling to MOSI delay        |                          |                                             | 516.55 |       |

#### USART1 in SPI Mode Timing, Master Mode<sup>(1)</sup> Table 9-52.

| Symbol | Parameter                         | Conditions               | Min                                        | Max    | Units |
|--------|-----------------------------------|--------------------------|--------------------------------------------|--------|-------|
| USPI0  | MISO setup time before SPCK rises |                          | 69.28 + t <sub>SAMPLE</sub> <sup>(2)</sup> |        |       |
| USPI1  | MISO hold time after SPCK rises   | V <sub>VDDIO</sub> from  | 25.75 -t <sub>SAMPLE</sub> <sup>(2)</sup>  |        |       |
| USPI2  | SPCK rising to MOSI delay         | 3.0V to 3.6V,<br>maximum |                                            | 99.66  |       |
| USPI3  | MISO setup time before SPCK falls | external                 | 73.12 + t <sub>SAMPLE</sub> <sup>(2)</sup> |        | ns    |
| USPI4  | MISO hold time after SPCK falls   | capacitor = 40pF         | 28.10 -t <sub>SAMPLE</sub> <sup>(2)</sup>  |        |       |
| USPI5  | SPCK falling to MOSI delay        |                          |                                            | 102.01 |       |

#### USART2 in SPI Mode Timing, Master Mode<sup>(1)</sup> Table 9-53.

| Symbol | Parameter                         | Conditions               | Min                                        | Max    | Units |
|--------|-----------------------------------|--------------------------|--------------------------------------------|--------|-------|
| USPI0  | MISO setup time before SPCK rises |                          | 69.09 + t <sub>SAMPLE</sub> <sup>(2)</sup> |        |       |
| USPI1  | MISO hold time after SPCK rises   | V <sub>VDDIO</sub> from  | 26.52 -t <sub>SAMPLE</sub> <sup>(2)</sup>  |        |       |
| USPI2  | SPCK rising to MOSI delay         | 3.0V to 3.6V,<br>maximum |                                            | 542.96 |       |
| USPI3  | MISO setup time before SPCK falls | external                 | 72.55 + t <sub>SAMPLE</sub> <sup>(2)</sup> |        | ns    |
| USPI4  | MISO hold time after SPCK falls   | capacitor = 40pF         | 28.37 -t <sub>SAMPLE</sub> <sup>(2)</sup>  |        |       |
| USPI5  | SPCK falling to MOSI delay        |                          |                                            | 544.80 |       |

# **Table 9-54.** USART3 in SPI Mode Timing, Master Mode<sup>(1)</sup>

| Symbol | Parameter                         | Conditions               | Min                                         | Max   | Units                                     |  |  |
|--------|-----------------------------------|--------------------------|---------------------------------------------|-------|-------------------------------------------|--|--|
| USPI0  | MISO setup time before SPCK rises |                          | 147.24 + t <sub>SAMPLE</sub> <sup>(2)</sup> |       |                                           |  |  |
| USPI1  | MISO hold time after SPCK rises   | V <sub>VDDIO</sub> from  |                                             |       | 25.80 -t <sub>SAMPLE</sub> <sup>(2)</sup> |  |  |
| USPI2  | SPCK rising to MOSI delay         | 3.0V to 3.6V,<br>maximum |                                             | 88.23 |                                           |  |  |
| USPI3  | MISO setup time before SPCK falls | external                 | 154.9 + t <sub>SAMPLE</sub> <sup>(2)</sup>  |       | ns                                        |  |  |
| USPI4  | MISO hold time after SPCK falls   | capacitor = 40pF         | 26.89 -t <sub>SAMPLE</sub> <sup>(2)</sup>   |       |                                           |  |  |
| USPI5  | SPCK falling to MOSI delay        |                          |                                             | 89.32 |                                           |  |  |

Notes: 1. These values are based on simulation. These values are not covered by test limits in production.   
2. Where: 
$$t_{SAMPLE} = t_{SPCK} - \left( \frac{t_{SPCK}}{2 \times t_{CLKUSART}} \right] \frac{1}{2} \times t_{CLKUSART}$$



#### Maximum SPI Frequency, Master Output

The maximum SPI master output frequency is given by the following formula:

$$f_{SPCKMAX} = MIN(f_{PINMAX}, \frac{1}{SPIn}, \frac{f_{CLKSPI} \times 2}{9})$$

Where  $\mathit{SPIn}$  is the MOSI delay, USPI2 or USPI5 depending on CPOL and NCPHA.  $f_{\mathit{PINMAX}}$  is the maximum frequency of the SPI pins. refer to the I/O Pin Characteristics section for the maximum frequency of the pins.  $f_{\mathit{CLKSPI}}$  is the maximum frequency of the CLK\_SPI. Refer to the SPI chapter for a description of this clock.

## Maximum SPI Frequency, Master Input

The maximum SPI master input frequency is given by the following formula:

$$f_{SPCKMAX} = MIN(\underbrace{\frac{1}{SPIn + t_{VALID}}}, \underbrace{\frac{f_{CLKSPI} \times 2}{9}})$$

Where SPIn is the MISO setup and hold time, USPI0 + USPI1 or USPI3 + USPI4 depending on CPOL and NCPHA.  $T_{VALID}$  is the SPI slave response time. refer to the SPI slave datasheet for  $T_{VALID} \cdot f_{CLKSPI}$  is the maximum frequency of the CLK\_SPI. Refer to the SPI chapter for a description of this clock.

#### 9.9.2.2 Slave mode

**Figure 9-9.** USART in SPI Slave Mode with (CPOL= 0 and CPHA= 1) or (CPOL= 1 and CPHA= 0)





Figure 9-10. USART in SPI Slave Mode with (CPOL= CPHA= 0) or (CPOL= CPHA= 1)

Figure 9-11. USART in SPI Slave Mode, NPCS Timing



**Table 9-55.** USART0 in SPI mode Timing, Slave Mode<sup>(1)</sup>

| Symbol | Parameter                         | Conditions                           | Min                                                                    | Max    | Units |
|--------|-----------------------------------|--------------------------------------|------------------------------------------------------------------------|--------|-------|
| USPI6  | SPCK falling to MISO delay        |                                      |                                                                        | 740.67 |       |
| USPI7  | MOSI setup time before SPCK rises |                                      | 56.73 + t <sub>SAMPLE</sub> <sup>(2)</sup> + t <sub>CLK_USART</sub>    |        |       |
| USPI8  | MOSI hold time after SPCK rises   |                                      | 45.18 -( t <sub>SAMPLE</sub> <sup>(2)</sup> + t <sub>CLK_USART</sub> ) |        |       |
| USPI9  | SPCK rising to MISO delay         | V <sub>VDDIO</sub> from              |                                                                        | 670.18 |       |
| USPI10 | MOSI setup time before SPCK falls | 3.0V to 3.6V,<br>maximum<br>external | 56.73 +( t <sub>SAMPLE</sub> <sup>(2)</sup> + t <sub>CLK_USART</sub> ) |        | ns    |
| USPI11 | MOSI hold time after SPCK falls   | capacitor = 40pF                     | 45.18 -( t <sub>SAMPLE</sub> <sup>(2)</sup> + t <sub>CLK_USART</sub> ) |        |       |
| USPI12 | NSS setup time before SPCK rises  |                                      | 688.71                                                                 |        |       |
| USPI13 | NSS hold time after SPCK falls    |                                      | -2.25                                                                  |        |       |
| USPI14 | NSS setup time before SPCK falls  |                                      | 688.71                                                                 |        |       |
| USPI15 | NSS hold time after SPCK rises    |                                      | -2.25                                                                  |        |       |

**Table 9-56.** USART1 in SPI mode Timing, Slave Mode<sup>(1)</sup>

| Symbol | Parameter                         | Conditions                           | Min                                                                    | Max    | Units |
|--------|-----------------------------------|--------------------------------------|------------------------------------------------------------------------|--------|-------|
| USPI6  | SPCK falling to MISO delay        |                                      |                                                                        | 373.58 |       |
| USPI7  | MOSI setup time before SPCK rises |                                      | 4.16 + t <sub>SAMPLE</sub> <sup>(2)</sup> + t <sub>CLK_USART</sub>     |        |       |
| USPI8  | MOSI hold time after SPCK rises   |                                      | 46.69 -( t <sub>SAMPLE</sub> <sup>(2)</sup> + t <sub>CLK_USART</sub> ) |        |       |
| USPI9  | SPCK rising to MISO delay         | V <sub>VDDIO</sub> from              |                                                                        | 373.54 |       |
| USPI10 | MOSI setup time before SPCK falls | 3.0V to 3.6V,<br>maximum<br>external | 4.16 +( t <sub>SAMPLE</sub> <sup>(2)</sup> + t <sub>CLK_USART</sub> )  |        | ns    |
| USPI11 | MOSI hold time after SPCK falls   | capacitor = 40pF                     | 46.69 -( t <sub>SAMPLE</sub> <sup>(2)</sup> + t <sub>CLK_USART</sub> ) |        |       |
| USPI12 | NSS setup time before SPCK rises  |                                      | 200.43                                                                 |        |       |
| USPI13 | NSS hold time after SPCK falls    |                                      | -16.5                                                                  |        |       |
| USPI14 | NSS setup time before SPCK falls  |                                      | 200.43                                                                 |        |       |
| USPI15 | NSS hold time after SPCK rises    |                                      | -16.5                                                                  |        |       |

**Table 9-57.** USART2 in SPI mode Timing, Slave Mode<sup>(1)</sup>

| Symbol | Parameter                         | Conditions                           | Min                                                                     | Max    | Units |
|--------|-----------------------------------|--------------------------------------|-------------------------------------------------------------------------|--------|-------|
| USPI6  | SPCK falling to MISO delay        |                                      |                                                                         | 770.02 |       |
| USPI7  | MOSI setup time before SPCK rises |                                      | 136.56 + t <sub>SAMPLE</sub> <sup>(2)</sup> + t <sub>CLK_USART</sub>    |        |       |
| USPI8  | MOSI hold time after SPCK rises   |                                      | 47.9 -( t <sub>SAMPLE</sub> <sup>(2)</sup> + t <sub>CLK_USART)</sub>    |        |       |
| USPI9  | SPCK rising to MISO delay         | V <sub>VDDIO</sub> from              |                                                                         | 570.19 |       |
| USPI10 | MOSI setup time before SPCK falls | 3.0V to 3.6V,<br>maximum<br>external | 136.73 +( t <sub>SAMPLE</sub> <sup>(2)</sup> + t <sub>CLK_USART</sub> ) |        | ns    |
| USPI11 | MOSI hold time after SPCK falls   | capacitor = 40pF                     | 47.9 -( t <sub>SAMPLE</sub> <sup>(2)</sup> + t <sub>CLK_USART</sub> )   |        |       |
| USPI12 | NSS setup time before SPCK rises  |                                      | 519.87                                                                  |        |       |
| USPI13 | NSS hold time after SPCK falls    |                                      | -1.83                                                                   |        |       |
| USPI14 | NSS setup time before SPCK falls  |                                      | 519.87                                                                  |        |       |
| USPI15 | NSS hold time after SPCK rises    |                                      | -1.83                                                                   |        |       |

USART3 in SPI mode Timing, Slave Mode<sup>(1)</sup> Table 9-58.

| Symbol | Parameter                         | Conditions                           | Min                                                                    | Max    | Units |
|--------|-----------------------------------|--------------------------------------|------------------------------------------------------------------------|--------|-------|
| USPI6  | SPCK falling to MISO delay        |                                      |                                                                        | 593.9  |       |
| USPI7  | MOSI setup time before SPCK rises |                                      | 45.93 + t <sub>SAMPLE</sub> <sup>(2)</sup> + t <sub>CLK_USART</sub>    |        |       |
| USPI8  | MOSI hold time after SPCK rises   |                                      | 47.03 -( t <sub>SAMPLE</sub> <sup>(2)</sup> + t <sub>CLK_USART</sub> ) |        |       |
| USPI9  | SPCK rising to MISO delay         | V <sub>VDDIO</sub> from              |                                                                        | 593.38 |       |
| USPI10 | MOSI setup time before SPCK falls | 3.0V to 3.6V,<br>maximum<br>external | 45.93 +( t <sub>SAMPLE</sub> <sup>(2)</sup> + t <sub>CLK_USART</sub> ) |        | ns    |
| USPI11 | MOSI hold time after SPCK falls   | capacitor = 40pF                     | 47.03 -( t <sub>SAMPLE</sub> <sup>(2)</sup> + t <sub>CLK_USART)</sub>  |        |       |
| USPI12 | NSS setup time before SPCK rises  |                                      | 237.5                                                                  |        |       |
| USPI13 | NSS hold time after SPCK falls    |                                      | -1.81                                                                  |        |       |
| USPI14 | NSS setup time before SPCK falls  |                                      | 237.5                                                                  |        |       |
| USPI15 | NSS hold time after SPCK rises    |                                      | -1.81                                                                  |        |       |

Notes: 1. These values are based on simulation. These values are not covered by test limits in production.   
2. Where: 
$$t_{SAMPLE} = t_{SPCK} - \left( \left| \frac{t_{SPCK}}{2 \times t_{CLKUSART}} \right| + \frac{1}{2} \right) \times t_{CLKUSART}$$

#### Maximum SPI Frequency, Slave Input Mode

The maximum SPI slave input frequency is given by the following formula:

$$f_{SPCKMAX} = MIN(\frac{f_{CLKSPI} \times 2}{9}, \frac{1}{SPIn})$$

Where SPIn is the MOSI setup and hold time, USPI7 + USPI8 or USPI10 + USPI11 depending on CPOL and NCPHA.  $f_{CLKSPI}$  is the maximum frequency of the CLK\_SPI. Refer to the SPI chapter for a description of this clock.

#### Maximum SPI Frequency, Slave Output Mode

The maximum SPI slave output frequency is given by the following formula:

$$f_{SPCKMAX} = MIN(\frac{f_{CLKSPI} \times 2}{9}, f_{PINMAX}, \frac{1}{SPIn + t_{SETUP}})$$

Where SPIn is the MISO delay, USPI6 or USPI9 depending on CPOL and NCPHA.  $T_{SETUP}$  is the SPI master setup time. refer to the SPI master datasheet for  $T_{SETUP}$  . $f_{CLKSPI}$  is the maximum frequency of the CLK\_SPI. Refer to the SPI chapter for a description of this clock.  $f_{PINMAX}$ is the maximum frequency of the SPI pins. refer to the I/O Pin Characteristics section for the maximum frequency of the pins.

136

# 9.9.3 SPI Timing

## 9.9.3.1 Master mode

Figure 9-12. SPI Master Mode with (CPOL= NCPHA= 0) or (CPOL= NCPHA= 1)



Figure 9-13. SPI Master Mode with (CPOL= 0 and NCPHA= 1) or (CPOL= 1 and NCPHA= 0)



Table 9-59. SPI Timing, Master Mode<sup>(1)</sup>

42023DS-SAM-03/2013

| Symbol | Parameter                         | Conditions               | Min                               | Max    | Units |
|--------|-----------------------------------|--------------------------|-----------------------------------|--------|-------|
| SPI0   | MISO setup time before SPCK rises |                          | 235.8 + (t <sub>CLK_SPI</sub> )/2 |        |       |
| SPI1   | MISO hold time after SPCK rises   | V <sub>VDDIO</sub> from  | 24.22                             |        |       |
| SPI2   | SPCK rising to MOSI delay         | 3.0V to 3.6V,<br>maximum |                                   | 613.10 |       |
| SPI3   | MISO setup time before SPCK falls | external                 | 235.8 + (t <sub>CLK_SPI</sub> )/2 |        | ns    |
| SPI4   | MISO hold time after SPCK falls   | capacitor = 40pF         | 24.22                             |        |       |
| SPI5   | SPCK falling to MOSI delay        |                          |                                   | 613.10 |       |

Note: 1. These values are based on simulation. These values are not covered by test limits in production.

## **Maximum SPI Frequency, Master Output**

The maximum SPI master output frequency is given by the following formula:

$$f_{SPCKMAX} = MIN(f_{PINMAX}, \frac{1}{SPIn})$$

Where SPIn is the MOSI delay, SPI2 or SPI5 depending on CPOL and NCPHA.  $f_{PINMAX}$  is the maximum frequency of the SPI pins. refer to the I/O Pin Characteristics section for the maximum frequency of the pins.

#### Maximum SPI Frequency, Master Input

The maximum SPI master input frequency is given by the following formula:

$$f_{SPCKMAX} = \frac{1}{SPIn + t_{VALID}}$$

Where SPIn is the MISO setup and hold time, SPI0 + SPI1 or SPI3 + SPI4 depending on CPOL and NCPHA.  $t_{VALID}$  is the SPI slave response time. refer to the SPI slave datasheet for  $t_{VALID}$ .

#### 9.9.3.2 Slave mode

Figure 9-14. SPI Slave Mode with (CPOL= 0 and NCPHA= 1) or (CPOL= 1 and NCPHA= 0)



Figure 9-15. SPI Slave Mode with (CPOL= NCPHA= 0) or (CPOL= NCPHA= 1)



SPCK, CPOL=0

SPCK, CPOL=1

NPCS

-SPI12-SPI13-SPI15NPCS

Figure 9-16. SPI Slave Mode, NPCS Timing

**Table 9-60.** SPI Timing, Slave Mode<sup>(1)</sup>

| Symbol | Parameter                         | Conditions                 | Min    | Max    | Units |
|--------|-----------------------------------|----------------------------|--------|--------|-------|
| SPI6   | SPCK falling to MISO delay        |                            |        | 592.72 |       |
| SPI7   | MOSI setup time before SPCK rises |                            | 344.57 |        |       |
| SPI8   | MOSI hold time after SPCK rises   |                            | 7.24   |        |       |
| SPI9   | SPCK rising to MISO delay         | V <sub>VDDIO</sub> from    |        | 543.1  |       |
| SPI10  | MOSI setup time before SPCK falls | 3.0 V to 3.6 V,<br>maximum | 347.52 |        |       |
| SPI11  | MOSI hold time after SPCK falls   | external                   | 5.44   |        | ns    |
| SPI12  | NPCS setup time before SPCK rises | capacitor = 40pF           | 2.61   |        |       |
| SPI13  | NPCS hold time after SPCK falls   |                            | 5.85   |        |       |
| SPI14  | NPCS setup time before SPCK falls |                            | 2.27   |        |       |
| SPI15  | NPCS hold time after SPCK rises   |                            | 1.30   |        |       |

Note: 1. These values are based on simulation. These values are not covered by test limits in production.

#### Maximum SPI Frequency, Slave Input Mode

The maximum SPI slave input frequency is given by the following formula:

$$f_{SPCKMAX} = MIN(f_{CLKSPI}, \frac{1}{SPIn})$$

Where  $\mathit{SPIn}$  is the MOSI setup and hold time, SPI7 + SPI8 or SPI10 + SPI11 depending on CPOL and NCPHA. $f_{\mathit{CLKSPI}}$  is the maximum frequency of the CLK\_SPI. Refer to the SPI chapter for a description of this clock.

#### Maximum SPI Frequency, Slave Output Mode

The maximum SPI slave output frequency is given by the following formula:

$$f_{SPCKMAX} = MIN(f_{PINMAX}, \frac{1}{SPIn + t_{SETUP}})$$



Where  $\mathit{SPIn}$  is the MISO delay, SPI6 or SPI9 depending on CPOL and NCPHA.  $t_{\mathit{SETUP}}$  is the SPI master setup time. refer to the SPI master datasheet for  $t_{\mathit{SETUP}}$   $\cdot f_{\mathit{PINMAX}}$  is the maximum frequency of the SPI pins. refer to the I/O Pin Characteristics section for the maximum frequency of the pins.

#### 9.9.4 TWIM/TWIS Timing

Figure 9-61 shows the TWI-bus timing requirements and the compliance of the device with them. Some of these requirements ( $t_r$  and  $t_f$ ) are met by the device without requiring user intervention. Compliance with the other requirements ( $t_{HD-STA}$ ,  $t_{SU-STA}$ ,  $t_{SU-STO}$ ,  $t_{HD-DAT}$ ,  $t_{SU-DAT-TWI}$ ,  $t_{LOW-TWI}$ ,  $t_{HIGH}$ , and  $t_{TWCK}$ ) requires user intervention through appropriate programming of the relevant TWIM and TWIS user interface registers. refer to the TWIM and TWIS sections for more information.

**Table 9-61.** TWI-Bus Timing Requirements

|                         |                              |                         | Minin                                  | num                   | Maxi               | mum                                           |      |
|-------------------------|------------------------------|-------------------------|----------------------------------------|-----------------------|--------------------|-----------------------------------------------|------|
| Symbol                  | Parameter                    | Mode                    | Requirement                            | Device                | Requirement        | Device                                        | Unit |
|                         | TMOK and TMD sing time       | Standard <sup>(1)</sup> | -                                      |                       | 1000<br>300        |                                               |      |
| t <sub>r</sub>          | TWCK and TWD rise time       | Fast <sup>(1)</sup>     | 20 + 0                                 | 0.1C <sub>b</sub>     |                    |                                               | ns   |
|                         | TWCK and TWD fall time       | Standard                | -                                      |                       | 30                 | 00                                            |      |
| t <sub>f</sub>          | TWCK and TWD fail time       | Fast                    | 20 + 0                                 | 0.1C <sub>b</sub>     | 30                 | 00                                            | ns   |
|                         | (Deposted) START hold time   | Standard                | 4                                      | 4                     |                    |                                               |      |
| t <sub>HD-STA</sub>     | (Repeated) START hold time   | Fast                    | 0.6                                    | t <sub>clkpb</sub>    | -                  |                                               | μS   |
| 4                       | (Panastad) START act up time | Standard                | 4.7                                    | 4                     | -                  |                                               | 0    |
| t <sub>SU-STA</sub>     | (Repeated) START set-up time | Fast                    | 0.6                                    | t <sub>clkpb</sub>    |                    |                                               | μS   |
|                         | CTOD act up time             | Standard                | 4.0                                    | 44                    |                    |                                               |      |
| t <sub>SU-STO</sub>     | STOP set-up time             | Fast                    | 0.6                                    | 4t <sub>clkpb</sub>   |                    | -                                             | μS   |
| 4                       | Data hold time               | Standard                | 0.3 <sup>(2)</sup> 2t <sub>clkph</sub> | 2t                    | 3.45 <sup>()</sup> | 15t + t                                       | 0    |
| t <sub>HD-DAT</sub>     | Data noid time               | Fast                    | 0.3(-/                                 | 2t <sub>clkpb</sub>   | 0.9()              | 15t <sub>prescaled</sub> + t <sub>clkpb</sub> | μS   |
|                         | Data act up time             | Standard                | 250                                    | 24                    | -                  |                                               |      |
| t <sub>SU-DAT-TWI</sub> | Data set-up time             | Fast                    | 100                                    | 2t <sub>clkpb</sub>   |                    |                                               | ns   |
| t <sub>SU-DAT</sub>     |                              | -                       | -                                      | t <sub>clkpb</sub>    | -                  |                                               | -    |
| •                       | TWCK LOW pariod              | Standard                | 4.7                                    | 4+                    |                    |                                               | 0    |
| t <sub>LOW-TWI</sub>    | TWCK LOW period              | Fast                    | 1.3                                    | 4t <sub>clkpb</sub>   | -                  |                                               | μS   |
| t <sub>LOW</sub>        |                              | -                       | -                                      | t <sub>clkpb</sub>    | -                  |                                               | -    |
| +                       | TWCK HIGH period             | Standard                | 4.0                                    | Q+                    |                    |                                               |      |
| t <sub>HIGH</sub>       | I WON HIGH Pellod            | Fast                    | 0.6                                    | - 8t <sub>clkpb</sub> |                    | -                                             | μS   |
| 4                       | TWCK frequency               | Standard                |                                        | 1                     | 100                | 1                                             | kHz  |
| f <sub>TWCK</sub>       | I WOR Hequelicy              | Fast                    | -                                      |                       | 400                | 12t <sub>clkpb</sub>                          | K⊓∠  |

Notes: 1. Standard mode:  $f_{TWCK} \! \leq \! 100 \; kHz$  ; fast mode:  $f_{TWCK} \! > \! 100 \; kHz$  .

2. A device must internally provide a hold time of at least 300 ns for TWD with reference to the falling edge of TWCK.

#### Notations:

C<sub>b</sub> = total capacitance of one bus line in pF

 $t_{clkpb}$  = period of TWI peripheral bus clock

 $t_{prescaled}$  = period of TWI internal prescaled clock (see chapters on TWIM and TWIS)

The maximum  $t_{HD;DAT}$  has only to be met if the device does not stretch the LOW period  $(t_{LOW-TWI})$  of TWCK.

# 9.9.5 JTAG Timing

Figure 9-17. JTAG Interface Signals



Table 9-62. JTAG Timings<sup>(1)</sup>

| Symbol | Parameter                          | Conditions              | Min  | Max  | Units |
|--------|------------------------------------|-------------------------|------|------|-------|
| JTAG0  | TCK Low Half-period                |                         | 21.8 |      |       |
| JTAG1  | TCK High Half-period               |                         | 8.6  |      |       |
| JTAG2  | TCK Period                         |                         | 30.3 |      |       |
| JTAG3  | TDI, TMS Setup before TCK High     | V <sub>VDDIO</sub> from | 2.0  |      |       |
| JTAG4  | TDI, TMS Hold after TCK High       | 3.0V to 3.6V,           | 2.3  |      |       |
| JTAG5  | TDO Hold Time                      | maximum<br>external     | 9.5  |      | ns    |
| JTAG6  | TCK Low to TDO Valid               | capacitor =             |      | 21.8 |       |
| JTAG7  | Boundary Scan Inputs Setup Time    | 40pF                    | 0.6  |      |       |
| JTAG8  | Boundary Scan Inputs Hold Time     |                         | 6.9  |      |       |
| JTAG9  | Boundary Scan Outputs Hold Time    |                         | 9.3  |      |       |
| JTAG10 | TCK to Boundary Scan Outputs Valid |                         |      | 32.2 |       |

Note: 1. These values are based on simulation. These values are not covered by test limits in production.

## 9.9.6 SWD Timing

Figure 9-18. SWD Interface Signals





## Write Cycle



Table 9-63. SWD Timings<sup>(1)</sup>

| Symbol | Parameter                                                     | Conditions                            | Min | Max     | Units |
|--------|---------------------------------------------------------------|---------------------------------------|-----|---------|-------|
| Thigh  | SWDCLK High period                                            |                                       | 10  | 500 000 |       |
| Tlow   | SWDCLK Low period                                             | V <sub>VDDIO</sub> from 3.0V to 3.6V, | 10  | 500 000 |       |
| Tos    | SWDIO output skew to falling edge SWDCLK                      | maximum                               | -5  | 5       | ns    |
| Tis    | Input Setup time required between SWDIO                       | external capacitor =                  | 4   | -       |       |
| Tih    | Input Hold time required between SWDIO and rising edge SWDCLK | 40pF                                  | 1   | -       |       |

Note: 1. These values are based on simulation. These values are not covered by test limits in production or characterization.

## 10. Mechanical Characteristics

#### 10.1 Thermal Considerations

#### 10.1.1 Thermal Data

Table 10-1 summarizes the thermal resistance data depending on the package.

Table 10-1. Thermal Resistance Data

| Symbol            | Parameter                              | Condition | Package  | Тур  | Unit  |
|-------------------|----------------------------------------|-----------|----------|------|-------|
| $\theta_{JA}$     | Junction-to-ambient thermal resistance | Still Air | TQFP100  | 48.1 | ·C/W  |
| $\theta_{\sf JC}$ | Junction-to-case thermal resistance    |           | TQFP100  | 13.3 | .0/٧٧ |
| $\theta_{JA}$     | Junction-to-ambient thermal resistance | Still Air | VFBGA100 | 31.1 | CAM   |
| $\theta_{\sf JC}$ | Junction-to-case thermal resistance    |           | VFBGA100 | 6.9  | ·C/W  |
| $\theta_{JA}$     | Junction-to-ambient thermal resistance | Still Air | TQFP64   | 49.6 | CAM   |
| $\theta_{\sf JC}$ | Junction-to-case thermal resistance    |           | TQFP64   | 13.5 | ·C/W  |
| $\theta_{JA}$     | Junction-to-ambient thermal resistance | Still Air | QFN64    | 22.0 | CAM   |
| $\theta_{\sf JC}$ | Junction-to-case thermal resistance    |           | QFN64    | 1.3  | ·C/W  |
| $\theta_{JA}$     | Junction-to-ambient thermal resistance | Still Air | TQFP48   | 51.1 | CAM   |
| $\theta_{\sf JC}$ | Junction-to-case thermal resistance    |           | TQFP48   | 13.7 | ·C/W  |
| $\theta_{JA}$     | Junction-to-ambient thermal resistance | Still Air | QFN48    | 24.9 | CAM   |
| $\theta_{\sf JC}$ | Junction-to-case thermal resistance    |           | QFN48    | 1.3  | ·C/W  |

#### 10.1.2 Junction Temperature

The average chip-junction temperature,  $T_J$ , in  $^{\circ}C$  can be obtained from the following:

1. 
$$T_J = T_A + (P_D \times \theta_{JA})$$

2. 
$$T_J = T_A + (P_D \times (\theta_{HEATSINK} + \theta_{JC}))$$

where:

- $\theta_{JA}$  = package thermal resistance, Junction-to-ambient (°C/W), provided in Table 10-1.
- $\theta_{JC}$  = package thermal resistance, Junction-to-case thermal resistance (°C/W), provided in Table 10-1.
- θ<sub>HEAT SINK</sub> = cooling device thermal resistance (°C/W), provided in the device datasheet.
- P<sub>D</sub> = device power consumption (W) estimated from data provided in Section 9.4 on page 95.
- T<sub>A</sub> = ambient temperature (°C).

From the first equation, the user can derive the estimated lifetime of the chip and decide if a cooling device is necessary or not. If a cooling device is to be fitted on the chip, the second equation should be used to compute the resulting average chip-junction temperature  $T_J$  in °C.

# 10.2 Package Drawings

Figure 10-1. VFBGA-100 package drawing

#### DRAWINGS NOT SCALED



TOP VIEW





# COMMON DIMENSIONS

(Unit of Measure = mm)

| SYMBOL    | MIN                 | NOM                 | MAX   | NOTE |
|-----------|---------------------|---------------------|-------|------|
| Α         |                     |                     | 1.00  |      |
| A1        | 0.160               |                     | 0.260 |      |
| E/D       | 7.                  | .00 / 7.0           | 0     |      |
| E1/D1     | 5.                  | 85 / 5.8            | 5     |      |
| I/J       |                     | 0.575               |       |      |
| eD/eE     | E                   | Ball pitch : 0.650  |       |      |
| b         | 0.270 0.370         |                     |       |      |
| М         | Mole                | Mold thickness: 0.4 |       |      |
| aaa       | Pack                | Pack edge tolerance |       |      |
| bbb       | Mold flatness : 0.3 |                     |       | 100  |
| ddd       | Copla: 0.080        |                     |       |      |
| ball diam | 0.300               |                     |       |      |
| n         |                     | 100                 | )     |      |

Notes: 1. No JEDEC Drawing Reference.

- 2. Array as seen from the bottom of the package.
- 3. Dimension A includes stand-off height A1, package body thickness, and lid height, but does not include attached features.
- 4. Dimension b is measured at the maximum ball diameter, parallel to primary datum  ${\sf C}.$

**Table 10-2.** Device and Package Maximum Weight

| 120 mg |
|--------|
|--------|

## Table 10-3. Package Characteristics

| Moisture Sensitivity Level | MSL3 |
|----------------------------|------|
|----------------------------|------|

## Table 10-4. Package Reference

| JEDEC Drawing Reference | N/A |
|-------------------------|-----|
| JESD97 Classification   | E1  |

Figure 10-2. TQFP-100 Package Drawing





#### COMMON DIMENSIONS IN MM

| SYMBOL | Min               | Max   | NOTES |
|--------|-------------------|-------|-------|
| А      |                   | 1. 20 |       |
| A1     | D. 95             | 1. 05 |       |
| С      | D. D <del>9</del> | 0. 20 |       |
| П      | 16. O             | O BZC |       |
| D1     | 14, 00 BSC        |       |       |
| E      | 16. 00 BSC        |       |       |
| E1     | 14. OD BSC        |       |       |
| J      | D. D5             | 0. 15 |       |
| L      | D. 45             | 0, 75 |       |
| e      | 0,50 BSC          |       |       |
| f      | 0. 17             | 0, 27 |       |



Table 10-5. Device and Package Maximum Weight

| 500 | ma   |
|-----|------|
| 500 | l mg |

 Table 10-6.
 Package Characteristics

| Moisture Sensitivity Level | MSL3 |
|----------------------------|------|
|----------------------------|------|

 Table 10-7.
 Package Reference

| JEDEC Drawing Reference | MS-026 |
|-------------------------|--------|
| JESD97 Classification   | E3     |

Figure 10-3. TQFP-64 Package Drawing





#### COMMON DIMENSIONS IN MM

| SYMBOL | Min        | Max   | NOTES |
|--------|------------|-------|-------|
| Α      |            | 1. 20 |       |
| A1     | 0, 95      | 1, 05 |       |
| С      | 0. 09      | 0, 20 |       |
| D      | 12. 0      | O BSC |       |
| D1     | 10. 00 BSC |       |       |
| E      | 12. 0      |       |       |
| E1     | 10, 0      |       |       |
| J      | 0. 05      | 0. 15 |       |
| L      | 0. 45      | 0, 75 |       |
| е      | 0. 50 BSC  |       |       |
| f      | 0. 17      | 0. 27 |       |



Table 10-8. Device and Package Maximum Weight

| 300 | mg   |  |
|-----|------|--|
| 300 | ling |  |
|     | 9    |  |

## Table 10-9. Package Characteristics

| MSL3 |
|------|
| MOLO |

## Table 10-10. Package Reference

| JEDEC Drawing Reference | MS-026 |
|-------------------------|--------|
| JESD97 Classification   | E3     |

No

Figure 10-4. QFN-64 Package Drawing







SIDE VIEW

#### COMMON DIMENSIONS (Unit of Measure = mm)

| SYMBOL | MIN NOM MAX |      | MAX  | NOTE |
|--------|-------------|------|------|------|
| Α      | 0,80        | 0,90 | 1,00 |      |
| A1     |             | 0.02 | 0.05 |      |
| А3     | 0.20 REF    |      |      |      |
| D/E    | 8,90        | 9.00 | 9.10 |      |
| D2/E2  | 5.90        | 6.00 | 6.10 |      |
| L      | 0,30        | 0,40 | 0,50 |      |
| K      | -           | 1.10 |      |      |
| b      | 0.18        | 0.25 | 0.30 | 2    |
| e      | 0.50 BSC    |      |      |      |
| n      | 64          |      |      |      |

Note: The exposed pad is not connected to anything internally, but should be soldered to ground to increase board level reliability.

Table 10-11. Device and Package Maximum Weight

|     | - | - |      |
|-----|---|---|------|
|     |   |   |      |
|     |   |   |      |
| 200 |   |   | l mg |
| 200 |   |   | 1119 |
| 1   |   |   |      |

# Table 10-12. Package Characteristics

| Moisture Sensitivity Level | MSL3 |
|----------------------------|------|
|----------------------------|------|

Table 10-13. Package Reference

| JEDEC Drawing Reference | MO-220 |
|-------------------------|--------|
| JESD97 Classification   | E3     |

Figure 10-5. TQFP-48 Package Drawing





# 0,102 max, LEAD COPLANARITY

DETAIL VIEW

#### COMMON DIMENSIONS

(Unit of Measure = mm)

| SYMBOL | MIN  | МОИ      | MAX  | NOTE |
|--------|------|----------|------|------|
| Α      |      |          | 1,20 |      |
| A1     | 0.05 |          | 0.15 |      |
| A2     | 0.95 | l        | 1.05 |      |
| С      | 0.09 |          | 0.20 |      |
| D/E    | 9    |          |      |      |
| D1/E1  | 7    | 7.00 BS0 | 2    |      |
| L      | 0,45 |          | 0,75 |      |
| b      | 0.17 |          | 0.27 |      |
| e      | (    |          |      |      |

Table 10-14. Device and Package Maximum Weight

| 140   mg |
|----------|
|----------|

Table 10-15. Package Characteristics

| Moisture Sensitivity Level | MSL3 |
|----------------------------|------|
|----------------------------|------|

## Table 10-16. Package Reference

| JEDEC Drawing Reference | MS-026 |
|-------------------------|--------|
| JESD97 Classification   | E3     |

Figure 10-6. QFN-48 Package Drawing







#### COMMON DIMENSIONS (Unit of Measure = mm)

| SYMBOL | MIN  | NOM  | MAX  | NOTE |
|--------|------|------|------|------|
| А      | 0.80 | 0,85 | 0,90 |      |
| D/E    | 7    |      |      |      |
| D2/E2  | 5,05 | 5.15 | 5.25 |      |
| b      | 0.18 | 0.25 | 0.30 |      |
| е      | 0,   |      |      |      |
| L      | 0.30 | 0.40 | 0.50 |      |
| N      |      |      |      |      |



The exposed pad is not connected to anything internally, but should be soldered to ground to increase board level reliability. Note:

| Table 10-17. Device and Package Maximum | veight |
|-----------------------------------------|--------|
| 140                                     | mg     |
| Table 10-18. Package Characteristics    |        |
| Moisture Sensitivity Level              | MSL3   |
| Table 10-19. Package Reference          |        |
| JEDEC Drawing Reference                 | MO-220 |

E3

JESD97 Classification

150

# 10.3 Soldering Profile

42023DS-SAM-03/2013

Table 10-20 gives the recommended soldering profile from J-STD-20.

Table 10-20. Soldering Profile

| Profile Feature                            | Green Package |
|--------------------------------------------|---------------|
| Average Ramp-up Rate (217°C to Peak)       | 3°C/s max     |
| Preheat Temperature 175°C ±25°C            | 150-200°C     |
| Time Maintained Above 217°C                | 60-150 s      |
| Time within 5·C of Actual Peak Temperature | 30 s          |
| Peak Temperature Range                     | 260°C         |
| Ramp-down Rate                             | 6°C/s max     |
| Time 25·C to Peak Temperature              | 8 minutes max |

A maximum of three reflow passes is allowed per component.

# 11. Ordering Information

 Table 11-1.
 ATSAM4LC4 Sub Serie Ordering Information

| Ordering Code     | Flash<br>(Kbytes) | RAM<br>(Kbytes) | Package                  | Conditioning | Package<br>Type | Temperature Operating Range |
|-------------------|-------------------|-----------------|--------------------------|--------------|-----------------|-----------------------------|
| ATSAM4LC4CA-AU-ES |                   |                 |                          | ES           |                 | N/A                         |
| ATSAM4LC4CA-AU    |                   |                 | TQFP100                  | Tray         |                 | la di atrial 1000 ta 0500   |
| ATSAM4LC4CA-AUR   |                   | Reel            | Industrial -40°C to 85°C |              |                 |                             |
| ATSAM4LC4CA-CFU   |                   |                 | \/FB0.4.400              | Tray         |                 | 1 1 1 1 1000 1 0500         |
| ATSAM4LC4CA-CFUR  |                   |                 | VFBGA100                 | Reel         |                 | Industrial -40°C to 85°C    |
| ATSAM4LC4BA-AU-ES |                   |                 |                          | ES           |                 | N/A                         |
| ATSAM4LC4BA-AU    |                   |                 | 32 QFN64                 | Tray         |                 | Industrial -40°C to 85°C    |
| ATSAM4LC4BA-AUR   |                   |                 |                          | Reel         |                 |                             |
| ATSAM4LC4BA-MU-ES | 050               | 00              |                          | ES           |                 | N/A                         |
| ATSAM4LC4BA-MU    | 256               | 32              |                          | QFN64        | Tray            | Green                       |
| ATSAM4LC4BA-MUR   |                   |                 |                          | Reel         |                 | Industrial -40°C to 85°C    |
| ATSAM4LC4AA-AU-ES |                   |                 |                          | ES           |                 | N/A                         |
| ATSAM4LC4AA-AU    |                   |                 | TQFP48                   | Tray         |                 | 1 1 1 1 1000 1 0500         |
| ATSAM4LC4AA-AUR   |                   |                 |                          | Reel         |                 | Industrial -40°C to 85°C    |
| ATSAM4LC4AA-MU-ES |                   |                 |                          | ES           |                 | N/A                         |
| ATSAM4LC4AA-MU    |                   |                 | QFN48                    | Tray         |                 | 1 1 1 1 1000 1 0500         |
| ATSAM4LC4AA-MUR   |                   |                 |                          | Reel         |                 | Industrial -40°C to 85°C    |

 Table 11-2.
 ATSAM4LC2 Sub Serie Ordering Information

| Ordering Code    | Flash<br>(Kbytes) | RAM<br>(Kbytes) | Package      | Conditioning | Package<br>Type | Temperature Operating Range |  |  |   |  |       |       |       |      |  |  |
|------------------|-------------------|-----------------|--------------|--------------|-----------------|-----------------------------|--|--|---|--|-------|-------|-------|------|--|--|
| ATSAM4LC2CA-AU   |                   |                 | TOED400      | Tray         |                 |                             |  |  |   |  |       |       |       |      |  |  |
| ATSAM4LC2CA-AUR  |                   |                 | TQFP100      | Reel         |                 |                             |  |  |   |  |       |       |       |      |  |  |
| ATSAM4LC2CA-CFU  |                   |                 | \/EDC \\ 400 | Tray         |                 |                             |  |  |   |  |       |       |       |      |  |  |
| ATSAM4LC2CA-CFUR |                   |                 | VFBGA100     | Reel         |                 |                             |  |  |   |  |       |       |       |      |  |  |
| ATSAM4LC2BA-AU   |                   | TOFFICE         | Tray         |              |                 |                             |  |  |   |  |       |       |       |      |  |  |
| ATSAM4LC2BA-AUR  |                   |                 | TQFP64       | Reel         | Green           | Industrial -40°C to 85°C    |  |  |   |  |       |       |       |      |  |  |
| ATSAM4LC2BA-MU   | 128               | 32              | OFNIGA       | Tray         |                 |                             |  |  |   |  |       |       |       |      |  |  |
| ATSAM4LC2BA-MUR  |                   |                 |              |              |                 |                             |  |  | ı |  | QFN64 | QFN64 | QFN64 | Reel |  |  |
| ATSAM4LC2AA-AU   |                   |                 |              |              | TOED40          | Tray                        |  |  |   |  |       |       |       |      |  |  |
| ATSAM4LC2AA-AUR  |                   |                 | TQFP48       | Reel         |                 |                             |  |  |   |  |       |       |       |      |  |  |
| ATSAM4LC2AA-MU   | 1                 |                 | OFN40        | Tray         |                 |                             |  |  |   |  |       |       |       |      |  |  |
| ATSAM4LC2AA-MUR  |                   |                 | QFN48        | Reel         |                 |                             |  |  |   |  |       |       |       |      |  |  |

 Table 11-3.
 ATSAM4LS4 Sub Serie Ordering Information

| Ordering Code     | Flash<br>(Kbytes) | RAM<br>(Kbytes) | Package         | Conditioning | Package<br>Type | Temperature Operating Range |                     |                             |                          |
|-------------------|-------------------|-----------------|-----------------|--------------|-----------------|-----------------------------|---------------------|-----------------------------|--------------------------|
| ATSAM4LS4CA-AU-ES |                   |                 |                 | ES           |                 | N/A                         |                     |                             |                          |
| ATSAM4LS4CA-AU    |                   |                 | TQFP100         | Tray         |                 | la di catala 1 4000 ta 0500 |                     |                             |                          |
| ATSAM4LS4CA-AUR   |                   |                 |                 | Reel         |                 | Industrial -40°C to 85°C    |                     |                             |                          |
| ATSAM4LS4CA-CFU   |                   |                 | \/EDO \ 400     | Tray         |                 | La di catala 1 4000 ta 0500 |                     |                             |                          |
| ATSAM4LS4CA-CFUR  |                   |                 | VFBGA100        | Reel         |                 | Industrial -40°C to 85°C    |                     |                             |                          |
| ATSAM4LS4BA-AU-ES |                   |                 | TQFP64 32 QFN64 | ES           | İ               | N/A                         |                     |                             |                          |
| ATSAM4LS4BA-AU    |                   |                 |                 | TQFP64       | TQFP64          | Tray                        |                     | la di catala 1 4000 ta 0500 |                          |
| ATSAM4LS4BA-AUR   |                   |                 |                 | Reel         | 0               | Industrial -40°C to 85°C    |                     |                             |                          |
| ATSAM4LS4BA-MU-ES | 250               | 00              |                 | ES           |                 | N/A                         |                     |                             |                          |
| ATSAM4LS4BA-MU    | 256               | 32              |                 | QFN64        | Tray            | Green                       | 1 1 4:1 4000 4 0500 |                             |                          |
| ATSAM4LS4BA-MUR   |                   |                 |                 |              | <u> </u>        |                             | Reel                |                             | Industrial -40°C to 85°C |
| ATSAM4LS4AA-AU-ES |                   |                 |                 |              | ES              |                             | N/A                 |                             |                          |
| ATSAM4LS4AA-AU    |                   |                 | TQFP48          | Tray         |                 | la di attai al 1000 ta 0500 |                     |                             |                          |
| ATSAM4LS4AA-AUR   |                   | -               |                 |              |                 | Reel                        |                     | Industrial -40°C to 85°C    |                          |
| ATSAM4LS4AA-MU-ES |                   |                 |                 | ES           |                 | N/A                         |                     |                             |                          |
| ATSAM4LS4AA-MU    |                   |                 | QFN48 Tray      |              |                 | Industrial 4000 to 0500     |                     |                             |                          |
| ATSAM4LS4AA-MUR   |                   |                 |                 | Reel         |                 | Industrial -40°C to 85°C    |                     |                             |                          |

Table 11-4. ATSAM4LS2 Sub Serie Ordering Information

| Ordering Code    | Flash<br>(Kbytes) | RAM<br>(Kbytes) | Package      | Conditioning | Package<br>Type          | Temperature Operating Range |  |   |       |       |       |      |  |
|------------------|-------------------|-----------------|--------------|--------------|--------------------------|-----------------------------|--|---|-------|-------|-------|------|--|
| ATSAM4LS2CA-AU   |                   |                 | TQFP100      | Tray         |                          |                             |  |   |       |       |       |      |  |
| ATSAM4LS2CA-AUR  |                   |                 | IQFFI00      | Reel         |                          |                             |  |   |       |       |       |      |  |
| ATSAM4LS2CA-CFU  |                   |                 | \/EDC \ 4.00 | Tray         |                          |                             |  |   |       |       |       |      |  |
| ATSAM4LS2CA-CFUR |                   |                 | VFBGA100     | Reel         |                          |                             |  |   |       |       |       |      |  |
| ATSAM4LS2BA-AU   |                   | Tray            |              |              |                          |                             |  |   |       |       |       |      |  |
| ATSAM4LS2BA-AUR  |                   |                 | TQFP64       | Reel         |                          |                             |  |   |       |       |       |      |  |
| ATSAM4LS2BA-MU   | 128               | 32 QFN64        | Tray         | Green        | Industrial -40°C to 85°C |                             |  |   |       |       |       |      |  |
| ATSAM4LS2BA-MUR  |                   |                 |              |              |                          |                             |  | ı | QFN64 | QFN64 | QFN64 | Reel |  |
| ATSAM4LS2AA-AU   |                   |                 | TOED40       | Tray         |                          |                             |  |   |       |       |       |      |  |
| ATSAM4LS2AA-AUR  |                   |                 | TQFP48       | Reel         |                          |                             |  |   |       |       |       |      |  |
| ATSAM4LS2AA-MU   |                   |                 | 051140       | Tray         |                          |                             |  |   |       |       |       |      |  |
| ATSAM4LS2AA-MUR  |                   |                 | QFN48        | Reel         |                          |                             |  |   |       |       |       |      |  |

#### 12. Errata

#### 12.1 Rev. B

#### 12.1.1 General

#### PS2 mode is not supported by Engineering Samples

PS2 mode support is supported only by parts with calibration version higher than 0.

#### Fix/Workaround

The calibration version can be checked by reading a 32-bit word at address 0x0080020C. The calibration version bitfield is 4-bit wide and located from bit 4 to bit 7 in this word. Any value higher than 0 ensures that the part supports the PS2 mode

#### 12.1.2 SCIF

#### PLLCOUNT value larger than zero can cause PLLEN glitch

Initializing the PLLCOUNT with a value greater than zero creates a glitch on the PLLEN signal during asynchronous wake up.

#### Fix/Workaround

The lock-masking mechanism for the PLL should not be used.

The PLLCOUNT field of the PLL Control Register should always be written to zero.

#### 12.1.3 WDT

#### WDT Control Register does not have synchronization feedback

When writing to the Timeout Prescale Select (PSEL), Time Ban Prescale Select (TBAN), Enable (EN), or WDT Mode (MODE) fieldss of the WDT Control Register (CTRL), a synchronizer is started to propagate the values to the WDT clook domain. This synchronization takes a finite amount of time, but only the status of the synchronization of the EN bit is reflected back to the user. Writing to the synchronized fields during synchronization can lead to undefined behavior.

#### Fix/Workaround

- -When writing to the affected fields, the user must ensure a wait corresponding to 2 clock cycles of both the WDT peripheral bus clock and the selected WDT clock source.
- -When doing writes that changes the EN bit, the EN bit can be read back until it reflects the written value.

#### 12.1.4 SPI

#### SPI data transfer hangs with CSR0.CSAAT==1 and MR.MODFDIS==0

When CSR0.CSAAT==1 and mode fault detection is enabled (MR.MODFDIS==0), the SPI module will not start a data transfer.

#### Fix/Workaround

Disable mode fault detection by writing a one to MR.MODFDIS.

#### SPI disable does not work in SLAVE mode

SPI disable does not work in SLAVE mode.

#### Fix/Workaround

Read the last received data, then perform a software reset by writing a one to the Software Reset bit in the Control Register (CR.SWRST).

#### Disabling SPI has no effect on the SR.TDRE bit

Disabling SPI has no effect on the SR.TDRE bit whereas the write data command is filtered when SPI is disabled. Writing to TDR when SPI is disabled will not clear SR.TDRE. If SPI is disabled during a PDCA transfer, the PDCA will continue to write data to TDR until its buffer is empty, and this data will be lost.

#### Fix/Workaround

Disable the PDCA, add two NOPs, and disable the SPI. To continue the transfer, enable the SPI and PDCA.

# SPI bad serial clock generation on 2nd chip\_select when SCBR=1, CPOL=1, and NCPHA=0

When multiple chip selects (CS) are in use, if one of the baudrates equal 1 while one (CSRn.SCBR=1) of the others do not equal 1, and CSRn.CPOL=1 and CSRn.NCPHA=0, then an additional pulse will be generated on SCK.

#### Fix/Workaround

When multiple CS are in use, if one of the baudrates equals 1, the others must also equal 1 if CSRn.CPOL=1 and CSRn.NCPHA=0.

#### 12.1.5 TC

#### Channel chaining skips first pulse for upper channel

When chaining two channels using the Block Mode Register, the first pulse of the clock between the channels is skipped.

#### Fix/Workaround

Configure the lower channel with RA = 0x1 and RC = 0x2 to produce a dummy clock cycle for the upper channel. After the dummy cycle has been generated, indicated by the SR.CPCS bit, reconfigure the RA and RC registers for the lower channel with the real values.

#### 12.1.6 USBC

In USB host mode, entering suspend mode for low speed device can fail when the USB freeze (USBCON.FRZCLK=1) is done just after UHCON.SOFE=0.

#### Fix/Workaround

When entering suspend mode (UHCON.SOFE is cleared), check that USBFSM.DRDSTATE is not equal to three before freezing the clock (USBCON.FRZCLK=1).

In USB host mode, the asynchronous attach detection (UDINT.HWUPI) can fail when the USB clock freeze (USBCON.FRZCLK=1) is done just after setting the USB-STA.VBUSRQ bit.

#### Fix/Workaround

After setting USBSTA.VBUSRQ bit, wait until the USBFSM register value is 'A WAIT BCON' before setting the USBCON.FRZCLK bit.

155

#### 12.1.7 FLASHCALW

#### Corrupted data in flash may happen after flash page write operations.

After a flash page write operation, reading (data read or code fetch) in flash may fail. This may lead to an expecption or to others errors derived from this corrupted read access.

#### Fix/Workaround

# 13. Datasheet Revision History

Note that the referring page numbers in this section are referred to this document. The referring revision in this section are referring to the document revision.

#### 13.1 Rev. A - 09/12

1. Initial revision.

#### 13.2 Rev. B - 10/12

- 1. Fixed ordering code
- 2. Changed BOD18CTRL and BOD33CTRL ACTION field from "Reserved" to 'No action"

#### 13.3 Rev. C - 02/13

- 1. Fixed ball pitch for VFBGA100 package
- 2. Added VFBGA100 and WLCSP64 pinouts
- 3. Added Power Scaling Mode 2 for high frequency support
- 4. Minor update on several modules chapters
- 5. Major update on Electrical characteristics
- 6. Updated errata
- 7. Fixed GPIO multiplexing pin numbers

#### 13.4 Rev. D - 03/13

- 1. Removed WLCSP package information
- 2. Added errata text for detecting whether a part supports PS2 mode or not
- 3. Removed temperature sensor feature (not supported by production flow)
- 4. Fixed MUX selection on Positive ADC input channel table
- 5. Added information about TWI instances capabilities
- 6. Added some details on errata Corrupted data in flash may happen after flash page write operations.155





# **Table of Contents**

|   | Summ  | nary                                              | 1  |
|---|-------|---------------------------------------------------|----|
|   | Featu | res                                               | 1  |
| 1 | Descr | iption                                            | 3  |
| 2 | Overv | riew                                              | 5  |
|   | 2.1   | Block Diagram                                     | 5  |
|   | 2.2   | Configuration Summary                             | 6  |
| 3 | Packa | ge and Pinout                                     | 8  |
|   | 3.1   | Package                                           | 8  |
|   | 3.2   | Peripheral Multiplexing on I/O lines              | 16 |
|   | 3.3   | Signals Description                               | 25 |
|   | 3.4   | I/O Line Considerations                           | 28 |
| 4 | Corte | x-M4 processor and core peripherals               | 30 |
|   | 4.1   | Cortex-M4                                         | 30 |
|   | 4.2   | System level interface                            | 31 |
|   | 4.3   | Integrated configurable debug                     | 31 |
|   | 4.4   | Cortex-M4 processor features and benefits summary | 32 |
|   | 4.5   | Cortex-M4 core peripherals                        | 32 |
|   | 4.6   | Cortex-M4 implementations options                 | 33 |
|   | 4.7   | Cortex-M4 Interrupts map                          | 33 |
|   | 4.8   | Peripheral Debug                                  | 36 |
| 5 | Memo  | ories                                             | 37 |
|   | 5.1   | Product Mapping                                   | 37 |
|   | 5.2   | Embedded Memories                                 | 38 |
|   | 5.3   | Physical Memory Map                               | 38 |
| 6 | Power | r and Startup Considerations                      | 39 |
|   | 6.1   | Power Domain Overview                             | 39 |
|   | 6.2   | Power Supplies                                    | 41 |
|   | 6.3   | Startup Considerations                            | 46 |
|   | 6.4   | Power-on-Reset, Brownout and Supply Monitor       | 46 |
| 7 | Low P | Power Techniques                                  | 48 |
|   | 7.1   | Power Save Modes                                  | 48 |
|   | 7.2   | Power Scaling                                     | 53 |



| 8  | Debug                      | and Test                              | 55  |
|----|----------------------------|---------------------------------------|-----|
|    | 8.1                        | Features                              | 55  |
|    | 8.2                        | Overview                              | 55  |
|    | 8.3                        | Block diagram                         | 56  |
|    | 8.4                        | I/O Lines Description                 | 56  |
|    | 8.5                        | Product dependencies                  | 57  |
|    | 8.6                        | Core debug                            | 57  |
|    | 8.7                        | Enhanced Debug Port (EDP)             | 60  |
|    | 8.8                        | AHB-AP Access Port                    | 70  |
|    | 8.9                        | System Manager Access Port (SMAP)     | 71  |
|    | 8.10                       | Available Features in Protected State | 86  |
|    | 8.11                       | Functional Description                | 87  |
| 9  | Electrical Characteristics |                                       | 92  |
|    | 9.1                        | Absolute Maximum Ratings*             | 92  |
|    | 9.2                        | Supply Characteristics                | 92  |
|    | 9.3                        | Maximum Clock Frequencies             | 94  |
|    | 9.4                        | Power Consumption                     | 95  |
|    | 9.5                        | I/O Pin Characteristics               | 104 |
|    | 9.6                        | Oscillator Characteristics            | 111 |
|    | 9.7                        | Flash Characteristics                 | 117 |
|    | 9.8                        | Analog Characteristics                | 119 |
|    | 9.9                        | Timing Characteristics                | 130 |
| 10 | Mecha                      | nnical Characteristics                | 143 |
|    | 10.1                       | Thermal Considerations                | 143 |
|    | 10.2                       | Package Drawings                      | 144 |
|    | 10.3                       | Soldering Profile                     | 150 |
| 11 | Orderi                     | ing Information                       | 151 |
| 12 | Errata                     |                                       | 153 |
|    | 12.1                       | Rev. B                                | 153 |
| 13 | Datash                     | heet Revision History                 | 156 |
|    | 13.1                       | Rev. A – 09/12                        | 156 |
|    | 13.2                       | Rev. B – 10/12                        | 156 |
|    | 13.3                       | Rev. C – 02/13                        | 156 |
|    | 13.4                       | Rev. D – 03/13                        | 156 |





Table of Contents...... 158

#### **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131 USA

**Tel**: (+1)(408) 441-0311 Fax: (+1)(408) 487-2600

www.atmel.com

#### Atmel Asia Limited

Unit 1-5 & 16, 19/F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon HONG KONG

**Tel**: (+852) 2245-6100 Fax: (+852) 2722-1369

**Business Campus** Parkring 4 D-85748 Garching b. Munich

**GERMANY Tel**: (+49) 89-31970-0 Fax: (+49) 89-3194621

Atmel Munich GmbH

Atmel Japan

16F, Shin Osaki Kangyo Bldg. 1-6-4 Osaka Shinagawa-ku

Tokyo 104-0032 **JAPAN** 

Tel: (+81) 3-6417-0300 Fax: (+81) 3-6417-0370

#### © 2013 Atmel Corporation. All rights reserved.

Atmel®, Atmel logo and combinations thereof, picoPower®, Adjacent Key Suppression®, AKS®, Qtouch®, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. ARM®, AMBA®, Thumb®, Cortex<sup>TM</sup> are registered trademarks or trademarks of ARM Ltd. Other terms and product names may be trademarks of others.

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROF-ITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.